| Roll. No          |  |  |  |  |  |  | Question Booklet Number |  |  |
|-------------------|--|--|--|--|--|--|-------------------------|--|--|
| O.M.R. Serial No. |  |  |  |  |  |  |                         |  |  |
|                   |  |  |  |  |  |  |                         |  |  |

# B.Sc. (SEM.-V) (NEP) (SUPPLE.)EXAMINATION, 2024-25 ELECTRONICS

(Microprocessor Programming & Interfacing)

| Paper Code |   |   |   |   |   |   |   |  |
|------------|---|---|---|---|---|---|---|--|
| В          | 1 | 4 | 0 | 5 | 0 | 2 | T |  |

**Time: 1:30 Hours** 

**Question Booklet Series** 

A

Max. Marks: 75

### Instructions to the Examinee :

- Do not open the booklet unless you are asked to do so.
- The booklet contains 100 questions.
   Examinee is required to answer 75 questions in the OMR Answer-Sheet provided and not in the question booklet.
   All questions carry equal marks.
- Examine the Booklet and the OMR
   Answer-Sheet very carefully before you proceed. Faulty question booklet due to missing or duplicate pages/questions or having any other discrepancy should be got immediately replaced.
- 4. Four alternative answers are mentioned for each question as A, B, C & D in the booklet. The candidate has to choose the correct / answer and mark the same in the OMR Answer-Sheet as per the direction:

(Remaining instructions on last page)

### परीक्षार्थियों के लिए निर्देश :

- प्रश्न-पुस्तिका को तब तक न खोलें जब तक आपसे कहा न जाए।
- 2. प्रश्न-पुस्तिका में 100 प्रश्न हैं। परीक्षार्थी को 75 प्रश्नों को केवल दी गई OMR आन्सर-शीट पर ही हल करना है, प्रश्न-पुस्तिका पर नहीं। सभी प्रश्नों के अंक समान हैं।
- उ. प्रश्नों के उत्तर अंकित करने से पूर्व प्रश्न-पुस्तिका तथा OMR आन्सर-शीट को सावधानीपूर्वक देख लें। दोषपूर्ण प्रश्न-पुस्तिका जिसमें कुछ भाग छपने से छूट गए हों या प्रश्न एक से अधिक बार छप गए हों या उसमें किसी अन्य प्रकार की कमी हो, उसे तुरन्त बदल लें।
- प्रश्न-पुस्तिका में प्रत्येक प्रश्न के चार सम्भावित उत्तर- A, B, C एवं D हैं। परीक्षार्थी को उन चारों विकल्पों में से सही उत्तर छाँटना है। उत्तर को OMR उत्तर-पत्रक में सम्बन्धित प्रश्न संख्या में निम्न प्रकार भरना है:

(शेष निर्देश अन्तिम पृष्ठ पर)

| 1. | Which         | n port on the 8051 also serves as the    | 6.  | The metho                                   | d where I/O devices are        |  |  |  |
|----|---------------|------------------------------------------|-----|---------------------------------------------|--------------------------------|--|--|--|
|    | multip        | elexed low-order address and data bus    |     | accessed using instructions like IN and OUT |                                |  |  |  |
|    | during        | g external memory access?                |     | is called:                                  |                                |  |  |  |
|    | (A) Port 0    |                                          |     | (A) Mem                                     | nory Mapped I/O                |  |  |  |
|    | (B)           | Port 1                                   |     | (B) Isola                                   | ted I/O or I/O Mapped I/O      |  |  |  |
|    | (C)           | Port 2                                   |     | (C) Dire                                    | et I/O                         |  |  |  |
|    | (D)           | Port 3                                   |     | (D) Prog                                    | rammed I/O                     |  |  |  |
| 2. | The i         | nstruction "CMP B" performs which        | 7.  | What is the word size of the 8085           |                                |  |  |  |
|    | opera         | tion?                                    |     | microprocessor?                             |                                |  |  |  |
|    | (A) (A) + (B) |                                          |     | (A) 4-bit                                   |                                |  |  |  |
|    | (B)           | (A) - (B)                                |     | (B) 8-bit                                   |                                |  |  |  |
|    | (C)           | (A) and (B)                              |     | (C) 16-b                                    | it                             |  |  |  |
|    | (D)           | (A) or (B)                               |     | (D) 32-b                                    | it                             |  |  |  |
| 3. |               | 8085 interrupt has the highest priority? | 8.  | The instruction                             | on "ORL P2, #0FH" will:        |  |  |  |
|    | (A)           | INTR                                     |     | (A) Set                                     | the lower nibble of P2         |  |  |  |
|    | (B)           | RST 7.5                                  |     | (B) Clea                                    | r the upper nibble of P2       |  |  |  |
|    | (C)           | RST 6.5                                  |     | ( )                                         | r the lower nibble of P2       |  |  |  |
|    | (D)           | TRAP                                     |     | ` ,                                         | plement the upper nibble of P2 |  |  |  |
| 4. |               | 051 is fundamentally a:                  | 9.  | Which component within the 8085 CPU is      |                                |  |  |  |
|    | (A)           | Microprocessor                           |     | responsible for performing arithmetic and   |                                |  |  |  |
|    | (B)           | Microcontroller                          |     | logic operations?                           |                                |  |  |  |
|    | (C)           | Digital Signal Processor                 |     | ` ,                                         | ster Array                     |  |  |  |
|    |               | Arithmetic Coprocessor                   |     | ( )                                         | rol Unit                       |  |  |  |
| E  | (D)           | ·                                        |     | ` '                                         | metic Logic Unit (ALU)         |  |  |  |
| 5. |               | h flag is set when the result of an      |     | (D) Instruction Decoder                     |                                |  |  |  |
|    |               | netic operation is zero?                 | 10. | The RAL instruction performs a:             |                                |  |  |  |
|    | (A)           | Carry Flag (CY)                          |     | ` ,                                         | t shift through carry          |  |  |  |
|    | (B)           | Parity Flag (P)                          |     | (B) Left                                    | shift through carry            |  |  |  |

(C)

(D)

Right shift without carry

Left shift without carry

(C)

(D)

Zero Flag (Z)

Sign Flag (S)

| 11. | The 8                                      | 255 chip is a:                             |     | (C)     | Select a specific memory chip or I/    |  |  |
|-----|--------------------------------------------|--------------------------------------------|-----|---------|----------------------------------------|--|--|
|     | (A)                                        | Programmable Interrupt Controller          |     |         | O device                               |  |  |
|     | (B)                                        | Programmable Timer/Counter                 |     | (D)     | Convert analog signals to digital      |  |  |
|     | (C)                                        | Programmable Peripheral Interface          | 16. | The in  | nstruction "CPL P1.2" will:            |  |  |
|     |                                            | (PPI)                                      |     | (A)     | Clear bit 2 of Port 1                  |  |  |
|     | (D)                                        | Direct Memory Access Controller            |     | (B)     | Set bit 2 of Port 1                    |  |  |
| 12. | Whic                                       | h of the following is a software interrupt |     | (C)     | Complement (toggle) bit 2 of Port 1    |  |  |
|     | in the 8085?                               |                                            |     | (D)     | Copy bit 2 of Port 1 to the carry flag |  |  |
|     | (A)                                        | TRAP                                       | 17. | Whicl   | h port provides the high-order address |  |  |
|     | (B)                                        | RST 7.5                                    |     | bits d  | bits during external memory access?    |  |  |
|     | (C)                                        | RST 6.5                                    |     | (A)     | Port 0                                 |  |  |
|     | (D)                                        | RST 5                                      |     | (B)     | Port 1                                 |  |  |
| 13. | The p                                      | erformance of a microprocessor is NOT      |     | (C)     | Port 2                                 |  |  |
|     | typically determined by its:               |                                            |     | (D)     | Port 3                                 |  |  |
|     | (A)                                        | Clock Speed                                | 18. |         | EA' (External Access) pin on the 8051  |  |  |
|     | (B)                                        | Word Size                                  |     | is tied | d to Vcc to:                           |  |  |
|     | (C)                                        | Memory Capacity                            |     | (A)     | Enable execution from internal ROM     |  |  |
|     | (D)                                        | Physical Weight                            |     | (B)     | Enable execution from external         |  |  |
| 14. | Which instruction is used to return from a |                                            |     |         | ROM                                    |  |  |
|     |                                            | utine?                                     | 19. | (C)     | Reset the microcontroller              |  |  |
|     | (A)                                        | CALL                                       |     | (D)     | Enable the serial port                 |  |  |
|     | (B)                                        | PUSH                                       |     | The t   | total memory addressing capacity of    |  |  |
|     | (C)                                        | RET                                        |     | the 80  | 085 is:                                |  |  |
|     | (D)                                        | POP                                        |     | (A)     | 64 KB                                  |  |  |
| 15. |                                            | nain purpose of an address decoder         |     | (B)     | 1 MB                                   |  |  |
|     |                                            | nicroprocessor system is to:               |     | (C)     | 256 Bytes                              |  |  |
|     | (A)                                        | Amplify data bus signals                   |     | (D)     | 16 KB                                  |  |  |
|     | (B)                                        | Generate the system clock                  |     | ` '     |                                        |  |  |

20. Which of the following is a common 25. Which technique uses only some of the application of a microprocessor? address lines to select a memory chip, (A) Engine Control Unit (ECU) in a car potentially causing address aliasing? (B) Increasing AC voltage (A) Full Decoding (C) Storing large databases (B) Partial Decoding Generating electrical power (D) Complete Decoding (C) 21. The SIM instruction is used to: (D) Absolute Decoding (A) Read interrupt masks (B) Set interrupt masks and perform 26. The BSR (Bit Set/Reset) mode in the 8255 serial output is used to: (C) Execute an interrupt (A) Set or reset the entire control word (D) Reset the interrupt controller Set or reset individual bits of Port C (B) 22. The PUSH instruction is used to: (C) Configure Port A as an input (A) Read data from the stack (B) Write data to the stack Configure all ports as outputs (D) (C) Increment the stack pointer 27. Which branch instruction will always jump (D) Decrement the program counter to a specified address, regardless of flags? 23. Which unit controls the timing and (A) JC sequencing of operations within the 8085? (B) JΖ (A) ALU (B) Register Array (C) **JNC** (C) Control Unit (D) **JMP** (D) Flags 28. The HOLD input pin is used primarily for: 24. The instruction "MVI A, 05H" uses which (A) Interrupt Requests addressing mode? (B) Direct Memory Access (DMA) (A) Immediate Addressing operations (B) **Direct Addressing** (C) Register Addressing Resetting the CPU (C) (D) Register Indirect Addressing (D) Clock input

(5)

[P.T.O.]

29. What is the primary function of a 33. Which arithmetic instruction does NOT affect microprocessor? the Carry flag? (A) ADD B (A) To store data permanently (B) SUB C (B) To execute instructions and (C) INR A process data ADC D (D) (C) To provide power to the computer 34. The smallest unit of time in an 8085 timing (D) To display graphics on the screen diagram is the: 30. Which of these is a general-purpose 8-bit (A) Instruction Cycle register in the 8085? Machine Cycle (B) (A) Accumulator (A) (C) T-state (B) Stack Pointer (SP) (D) Clock Period (C) Program Counter (PC) 35. The instruction "ANL P1, #0F0H" will: (D) Instruction Register (IR) (A) Set the lower nibble of P1 31. The RIM instruction can be used to: Clear the upper nibble of P1 (B) Clear the lower nibble of P1 (C) (A) Read interrupt masks and serial (D) Complement the upper nibble of P1 input data 36. Which of the following is a dual-function pin (B) Set interrupt masks of Port 3? Read the contents of the (C) (A) P1.0 accumulator (B) P2.0 (D) Reset the interrupt system (C) P3.0 (RXD) 32. The 8085 microprocessor belongs to which P0.0 (D) generation? 37. The DAA instruction is used after: (A) First Generation (4-bit) (A) Logical operations (AND, OR) Second Generation (8-bit) (B)

(C)

(D)

Third Generation (16-bit)

Fourth Generation (32-bit)

(B)

(C)

(D)

Increment operations (INR)

Addition of BCD numbers

Subtraction of binary numbers

| 38.  | How n  | nany I/O ports does the standard 8051           |     | (C)              | Larger word size                           |  |  |
|------|--------|-------------------------------------------------|-----|------------------|--------------------------------------------|--|--|
|      | micro  | controller have?                                |     | (D)              | The ability to perform complex             |  |  |
|      | (A)    | 2                                               |     |                  | calculations                               |  |  |
|      | (B)    | 3                                               | 43. | The S            | The Stack Pointer (SP) in the 8085 is a:   |  |  |
|      | (C)    | 4                                               |     | (A)              | 8-bit register                             |  |  |
|      | (D)    | 8                                               |     | (B)              | 16-bit register                            |  |  |
| 39.  | The    | signal used to synchronize slow                 |     | (C)              | 32-bit register                            |  |  |
|      | periph | erals with the 8085 CPU is:                     |     | (D)              | 1-bit flag                                 |  |  |
|      | (A)    | HOLD                                            | 44. | Whic             | ch pin on the 8085 is used to indicate     |  |  |
|      | (B)    | READY                                           |     | whet             | her the address on the bus is for          |  |  |
|      | (C)    | RESET IN                                        |     | memo             | memory or I/O?                             |  |  |
|      | (D)    | INTR                                            |     | (A)              | READY                                      |  |  |
| 40.  | Which  | instruction is used to set a single bit         |     | (B)              | HOLD                                       |  |  |
|      | of a p | ort or any bit-addressable location?            |     | (C)              | IO/M'                                      |  |  |
|      | (A)    | MOV                                             |     | (D)              | ALE                                        |  |  |
|      | (B)    | ADD                                             | 45. | The F            | RST 4 instruction will jump to which fixed |  |  |
|      | (C)    | SETB                                            |     | memory location? |                                            |  |  |
|      | (D)    | ANL                                             |     | (A)              | 0000H                                      |  |  |
| 41.  |        | omplete sequence of steps to fetch              |     | (B)              | 0020H                                      |  |  |
|      |        | xecute an instruction is called the:            |     | (C)              | 0028H                                      |  |  |
|      | (A)    | Clock Cycle                                     |     | (D)              | 0030H                                      |  |  |
|      | (B)    | Machine Cycle                                   | 46. | ( )              | What is the function of the ALE (Address   |  |  |
|      | (C)    | T-state                                         |     |                  | Enable) pin?                               |  |  |
| 40   | (D)    | Instruction Cycle                               |     | (A)              | To enable the data bus                     |  |  |
| 42.  |        | y feature that distinguishes a                  |     | (B)              | To demultiplex the address and             |  |  |
|      |        | controller from a microprocessor is:            |     | (-)              | data bus                                   |  |  |
|      | (A)    | Higher clock speed  The presence of an abia BAM |     | (C)              | To reset the microprocessor                |  |  |
|      | (B)    | The presence of on-chip RAM,                    |     | (D)              | To accept an interrupt                     |  |  |
|      |        | ROM, I/O ports, and timers                      |     | (5)              | to accept an interrupt                     |  |  |
| B140 | 502T-A | /36                                             | 7 ) |                  | [P.T.O.]                                   |  |  |

| 47. | Which               | interrupt is both level-sensitive and  | 52. | The first machine cycle of any instruction is |                                     |  |
|-----|---------------------|----------------------------------------|-----|-----------------------------------------------|-------------------------------------|--|
|     | non-m               | askable?                               |     | always the:                                   |                                     |  |
|     | (A)                 | INTR                                   |     | (A)                                           | Memory Read                         |  |
|     | (B)                 | RST 5.5                                |     | (B)                                           | Memory Write                        |  |
|     | (C)                 | RST 6.5                                |     | (C)                                           | I/O Read                            |  |
|     | (D)                 | TRAP                                   |     | (D)                                           | Opcode Fetch                        |  |
| 48. | The op              | erating mode of the 8255 is configured | 53. |                                               | ·                                   |  |
|     | by writing to the:  |                                        |     |                                               | of the following is a data transfer |  |
|     | (A) Port A register |                                        |     | instruction?                                  |                                     |  |
|     | (B)                 | Port B register                        |     | (A)                                           | ADD B                               |  |
|     | (C)                 | Port C register                        |     | (B)                                           | JMP 2050H                           |  |
|     | (D)                 | Control Register                       |     | (C)                                           | MOV C, A                            |  |
| 49. | In Mei              | mory Mapped I/O, a peripheral is       |     | (D)                                           | CMA                                 |  |
|     | treated             | like a:                                | 54. | A time delay is often created using a loop    |                                     |  |
|     | (A)                 | CPU register                           | 54. | that relies on:                               |                                     |  |
|     | (B)                 | Memory location                        |     |                                               |                                     |  |
|     | (C)                 | Isolated device                        |     | (A)                                           | Data transfer instructions          |  |
|     | (D)                 | Control unit                           |     | (B)                                           | Arithmetic instructions             |  |
| 50. | The El              | instruction is used to:                |     | (C)                                           | Branch instructions and a           |  |
|     | (A)                 | Disable all interrupts                 |     |                                               | decrementing counter                |  |
|     | (B)                 | Enable all interrupts                  |     | (D)                                           | Stack operations                    |  |
|     | (C)                 | Execute an interrupt                   | 55. | The instruction "LDA 2500H" will load the     |                                     |  |
|     | (D)                 | Identify the interrupting device       | ••• |                                               | ulator with data from:              |  |
| 51. | A 32-b              | it microprocessor can process how      |     |                                               |                                     |  |
|     | many b              | pits of data at a time?                |     | (A)                                           | Register A                          |  |
|     | (A)                 | 8 bits                                 |     | (B)                                           | Memory location 2500H               |  |
|     | (B)                 | 16 bits                                |     | (C)                                           | I/O port 25H                        |  |
|     | (C)                 | 32 bits                                |     | (D)                                           | The address held in the HL register |  |
|     | (D)                 | 64 bits                                |     |                                               | pair                                |  |
|     |                     |                                        |     |                                               |                                     |  |

( 8 )

56. Which interrupt is edge-triggered? (B) Move data from the Accumulator to (A) **INTR** Port 1 (B) **RST 7.5** (C) Move the address of Port 1 to the (C) **RST 6.5** Accumulator **TRAP** (D) (D) Move immediate data to Port 1 57. How many address lines does the 8085 61. When interfacing a toggle switch as an input, microprocessor have? a pull-up resistor is used to: (A) 8 (A) Limit the current flowing into the port (B) 16 (B) Ensure a logic high when the switch (C) 20 is open (D) 32 Increase the switching speed (C) 58. To configure an 8051 port pin as an input, you should first: (D) Protect the port from electrostatic Write a 0 to the corresponding port (A) discharge latch bit 62. Which assembly directive is used to specify (B) Write a 1 to the corresponding port the starting address of a program block? latch bit DB (A) (C) Leave the pin unconnected (B) DW Connect it directly to ground (D) (C) ORG 59. The main function of the Program Counter **END** (D) (PC) is to: 63. An interrupt is a signal that causes the (A) Hold the data being processed microprocessor to: (B) Store the address of the next instruction to be executed (A) Shut down (C) Point to the top of the stack Pause its current program and (B) (D) Hold the results of ALU operations execute an Interrupt Service 60. What is the purpose of the instruction "MOV Routine (ISR) P1, A"? Speed up its clock

Move data from Port 1 to the

Accumulator

(A)

(C)

(D)

Clear all registers

| 64. | The lower 8-bit address bus (A0-A7) in the 68. |                                         |     |                                               | To interface an LED to an 8085 via the 8255, |  |  |  |
|-----|------------------------------------------------|-----------------------------------------|-----|-----------------------------------------------|----------------------------------------------|--|--|--|
|     | 8085 is                                        | multiplexed with:                       |     | the LED is connected to a port pin configured |                                              |  |  |  |
|     | (A)                                            | Control signals                         |     | as an output along with a:                    |                                              |  |  |  |
|     | (B)                                            | The data bus (D0-D7)                    |     | (A)                                           | Pull-down resistor                           |  |  |  |
|     | (C)                                            | The higher address bus (A8-A15)         |     | (B)                                           | Current limiting resistor                    |  |  |  |
|     | (D)                                            | Interrupt signals                       |     | (C)                                           | Voltage regulator                            |  |  |  |
| 65. | The time                                       | e interval between an interrupt request |     | (D)                                           | Bypass capacitor                             |  |  |  |
|     | and the                                        | start of ISR execution is called:       | 69. | How ma                                        | any 8-bit I/O ports does the 8255 PPI        |  |  |  |
|     | (A)                                            | Execution Time                          |     | have?                                         |                                              |  |  |  |
|     | (B)                                            | Response Time                           |     | (A)                                           | 2                                            |  |  |  |
|     | (C)                                            | Latency Time                            |     | (B)                                           | 3                                            |  |  |  |
|     | (D)                                            | Delay Time                              |     | (C)                                           | 4                                            |  |  |  |
| 66. | Which 8                                        | 8085 register pair is commonly used     |     | (D)                                           | 8                                            |  |  |  |
|     | as a m                                         | emory pointer?                          | 70. | Which                                         | instruction is used to clear a single        |  |  |  |
|     | (A)                                            | BC                                      |     | bit?                                          |                                              |  |  |  |
|     | (B)                                            | DE                                      |     | (A)                                           | MOV                                          |  |  |  |
|     | (C)                                            | HL                                      |     | (B)                                           | CLR                                          |  |  |  |
|     | (D)                                            | SP                                      |     | (C)                                           | ORL                                          |  |  |  |
| 67. | What is                                        | the function of "MOV C, P1.3"?          |     | (D)                                           | CPL                                          |  |  |  |
|     | (A)                                            | Moves the value of bit P1.3 to the      | 71. | A key                                         | advantage of Memory Mapped I/O               |  |  |  |
|     |                                                | carry flag                              |     | is:                                           |                                              |  |  |  |
|     | (B)                                            | Moves the value of the carry flag to    |     | (A)                                           | It uses separate control signals (IO/        |  |  |  |
|     |                                                | bit P1.3                                |     |                                               | M'=1)                                        |  |  |  |
|     | (C)                                            | Moves the value of Port 1 to register   |     | (B)                                           | All memory reference instructions            |  |  |  |
|     |                                                | C                                       |     |                                               | can be used for I/O                          |  |  |  |
|     | (D)                                            | Moves the value of register C to        |     | (C)                                           | It has a separate address space              |  |  |  |
|     |                                                | Port 1                                  |     | (D)                                           | It requires less address decoding            |  |  |  |

( 10 )

72. A subroutine is invoked using the: 77. What is the function of the INX H instruction? (A) PUSH instruction Increments the H register by 1 (A) (B) POP instruction Increments the L register by 1 (B) (C) **CALL** instruction (C) Increments the HL register pair by (D) RET instruction 1 73. In an instruction, the part that specifies the (D) Increments the memory location operation to be performed is called the: pointed by HL (A) Operand 78. Which of the following is a valid bit Mnemonic (B) manipulation instruction? (C) Opcode (D) Label (A) MOV A, 20H 74. How many T-states does a typical Opcode ADD A, #30H (B) Fetch (OF) machine cycle take in the 8085? (C) **SETB 20H.0** 3 (A) (D) JNZ LOOP 4 (B) 79. After acknowledging an interrupt, the 8085 6 (C) executes a: 10 (D) CALL instruction to the ISR address (A) 75. Bit-addressable memory in the 8051 is JMP instruction to the ISR address (B) located in: PUSH instruction to save registers (C) The Accumulator only (A) (B) The Register Banks only (D) RESTART instruction internally The RAM area from 20H to 2FH and (C) 80. What happens when a TRAP interrupt some SFRs occurs? (D) The internal ROM (code memory) (A) It can be disabled by the DI 76. The READY signal is used during which instruction machine cycle? (B) The microprocessor is reset (A) Opcode Fetch It is automatically vectored to (C) (B) Memory Read address 0024H (C) Memory Write It is non-maskable and vectored to (D) (D) To extend any cycle when dealing address 0024H with slow devices

| 81. | To configure all ports of the 8255 as output |                                       |     | Which machine cycle is always the first step                                       |                   |                       |               |  |  |
|-----|----------------------------------------------|---------------------------------------|-----|------------------------------------------------------------------------------------|-------------------|-----------------------|---------------|--|--|
|     | ports                                        | in Mode 0, the control word should    |     | of an                                                                              | instruction cycle | ?                     |               |  |  |
|     | be:                                          |                                       |     | (A)                                                                                | Memory Rea        | d                     |               |  |  |
|     | (A)                                          | 80H                                   |     | (B)                                                                                | Memory Write      | е                     |               |  |  |
|     | (B)                                          | 89H                                   |     | (C)                                                                                | I/O Read          |                       |               |  |  |
|     | (C)                                          | 9BH                                   |     | (D)                                                                                | Opcode Fetc       | h                     |               |  |  |
|     | (D)                                          | 00H                                   | 87. | How                                                                                | many T-states d   | oes a ty <sub>l</sub> | pical Opcode  |  |  |
| 82. | In whi                                       | ich mode of 8255 is Port C used for   |     | Fetch                                                                              | (OF) machine of   | cycle take            | e in 8085?    |  |  |
|     | hands                                        | haking signals for Port A and Port B? |     | (A)                                                                                | 3                 | (B)                   | 4             |  |  |
|     | (A)                                          | Mode 0                                |     | (C)                                                                                | 6                 | (D)                   | 10            |  |  |
|     | (B)                                          | Mode 1                                | 88. |                                                                                    | erface an LED w   |                       | -             |  |  |
|     | (C)                                          | Mode 2                                |     | 8255, the LED should be connected to an                                            |                   |                       |               |  |  |
|     | (D)                                          | BSR Mode                              |     | output port and require a:                                                         |                   |                       |               |  |  |
| 83. | In the instruction "JNB P3.4, LABEL", the    |                                       |     | (A)                                                                                | Current limitin   | •                     |               |  |  |
|     | jump will occur if:                          |                                       |     | (B)                                                                                |                   |                       |               |  |  |
|     | (A)                                          | Bit P3.4 is set (1)                   |     | (C)                                                                                | Pull-up resist    |                       |               |  |  |
|     | (B)                                          | Bit P3.4 is not set (0)               | 89. | (D)                                                                                | Filter capacito   |                       | e an innut a  |  |  |
|     | (C)                                          | The accumulator is zero               |     | To interface a toggle switch as an input, a pull-up resistor is typically used to: |                   |                       |               |  |  |
|     | (D)                                          | The carry flag is set                 |     | (A) Limit the current                                                              |                   |                       |               |  |  |
| 84. | The in                                       | nstruction "STA 2500H" will store the |     | (B)                                                                                | ( )               |                       |               |  |  |
|     | conte                                        | nts of the accumulator:               |     | (2)                                                                                | when the swi      | J                     | · ·           |  |  |
|     | (A)                                          | In the accumulator itself             |     | (C)                                                                                | Increase the      |                       |               |  |  |
|     | (B)                                          | In register A                         |     | (D) Protect the port from ESD                                                      |                   |                       |               |  |  |
|     | (C)                                          | At memory location 2500H              | 90. | То со                                                                              | nfigure an 8051   | port pin              | as an input,  |  |  |
|     | (D)                                          | At the address held in the HL         |     | you s                                                                              | hould:            |                       |               |  |  |
|     |                                              | register pair                         |     | (A)                                                                                | Write a 0 to the  | he corres             | sponding port |  |  |
| 85. | The p                                        | urpose of the PUSH instruction is to: |     |                                                                                    | latch             |                       |               |  |  |
|     | (A)                                          | Read data from the stack              |     | (B)                                                                                | Write a 1 to the  | he corres             | sponding port |  |  |
|     | (B)                                          | Write data to the stack               |     |                                                                                    | latch             |                       |               |  |  |
|     | (C)                                          | Increment the stack pointer           |     | (C)                                                                                | Ground the p      | in                    |               |  |  |
|     | (D)                                          | Decrement the program counter         |     | (D)                                                                                | Connect it to     | Vcc                   |               |  |  |

( 12 )

| 91.         | The pe              | erformance of a microprocessor is       | 96.  | An interrupt is a process that:                       |                                        |  |  |
|-------------|---------------------|-----------------------------------------|------|-------------------------------------------------------|----------------------------------------|--|--|
|             | often m             | neasured by its:                        |      | (A)                                                   | Stops the microprocessor               |  |  |
|             | (A)                 | Color and size                          |      |                                                       | permanently                            |  |  |
|             | (B)                 | Speed and word size                     |      | (B)                                                   | Pauses the normal execution of a       |  |  |
|             | (C)                 | Weight and material                     |      |                                                       | program to service a request           |  |  |
|             | (D)                 | Brand and model                         |      | (C)                                                   | Speeds up the clock frequency          |  |  |
| 92.         |                     | component of the 8085 CPU is            | 07   | (D)                                                   | Erases the contents of memory          |  |  |
| <b>02</b> . |                     | sible for performing arithmetic and     | 97.  | The time between the receipt of an interrupt          |                                        |  |  |
|             | ·                   |                                         |      | and the start of its ISR is called:                   |                                        |  |  |
|             |                     | perations?                              |      | (A)                                                   | Execution Time                         |  |  |
|             | (A)                 | Register Array                          |      | (B)                                                   | Response Time  Latency Time            |  |  |
|             | (B)                 |                                         |      | (C)<br>(D)                                            | Delay Time                             |  |  |
|             | (C)                 |                                         |      | . ,                                                   | ·                                      |  |  |
|             | (D)                 | Instruction Decoder                     | 98.  | Which 8085 register pair is used as a memory pointer? |                                        |  |  |
| 93.         | The ope             | code for an instruction represents the: |      | (A) BC                                                |                                        |  |  |
|             | (A)                 | Data to be operated on                  |      | (A)<br>(B)                                            | DE                                     |  |  |
|             | (B)                 | Memory address of the operand           |      | (C)                                                   | HL                                     |  |  |
|             | (C)                 | Operation to be performed               |      | (D)                                                   | PSW                                    |  |  |
|             | (D)                 | Result of the operation                 | 99.  |                                                       | equence of operations performed by     |  |  |
| 94.         | Which I             | oranch instruction will always jump to  |      | the mic                                               | croprocessor to execute an instruction |  |  |
|             | a giver             | address?                                |      | is called the:                                        |                                        |  |  |
|             | (A)                 | JC                                      |      | (A)                                                   | Clock Cycle                            |  |  |
|             | (B)                 | JZ                                      |      | (B)                                                   | Machine Cycle                          |  |  |
|             | (C)                 | JNC                                     |      | (C)                                                   | T-state                                |  |  |
|             |                     | JMP                                     |      | (D)                                                   | Instruction Cycle                      |  |  |
| 05          | (D)                 |                                         | 100. | DSGF                                                  | S The RST 7 instruction will jump to   |  |  |
| 95.         |                     | outine is called using the:             |      | which                                                 | fixed memory location?                 |  |  |
|             | (A)                 | ) POP instruction                       |      | (A)                                                   | 0000H                                  |  |  |
|             | (B)                 |                                         |      | (B)                                                   | 0020H                                  |  |  |
|             | (C)                 |                                         |      | (C)                                                   | 0038H                                  |  |  |
|             | (D) RET instruction |                                         |      | (D)                                                   | 003CH                                  |  |  |
| B1405       | 02T-A/              | 36 (1                                   | 3 )  |                                                       |                                        |  |  |

## Rough Work

## Rough Work

### Example:

#### Question:

- Q.1 **A © D**
- Q.2 **A B O**
- Q.3 (A) (C) (D)
- Each question carries equal marks.
   Marks will be awarded according to the number of correct answers you have.
- All answers are to be given on OMR Answer Sheet only. Answers given anywhere other than the place specified in the answer sheet will not be considered valid.
- 7. Before writing anything on the OMR Answer Sheet, all the instructions given in it should be read carefully.
- 8. After the completion of the examination, candidates should leave the examination hall only after providing their OMR Answer Sheet to the invigilator. Candidate can carry their Question Booklet.
- 9. There will be no negative marking.
- 10. Rough work, if any, should be done on the blank pages provided for the purpose in the booklet.
- 11. To bring and use of log-book, calculator, pager & cellular phone in examination hall is prohibited.
- 12. In case of any difference found in English and Hindi version of the question, the English version of the question will be held authentic.

Impt. On opening the question booklet, first check that all the pages of the question booklet are printed properly. If there is any discrepancy in the question Booklet, then after showing it to the invigilator, get another question Booklet of the same series.

### उदाहरण :

#### प्रश्न :

प्रश्न 1 (A) ● (C) (D)

प्रश्न 2 (A) (B) ■ (D)

प्रश्न 3 **A ● C D** 

- प्रत्येक प्रश्न के अंक समान हैं। आपके जितने उत्तर सही होंगे, उन्हीं के अनुसार अंक प्रदान किये जायेंगे।
- सभी उत्तर केवल ओ०एम०आर० उत्तर-पत्रक (OMR Answer Sheet) पर ही दिये जाने हैं। उत्तर-पत्रक में निर्धारित स्थान के अलावा अन्यत्र कहीं पर दिया गया उत्तर मान्य नहीं होगा।
- 7. ओ॰एम॰आर॰ उत्तर-पत्रक (OMR Answer Sheet) पर कुछ भी लिखने से पूर्व उसमें दिये गये सभी अनुदेशों को सावधानीपूर्वक पढ़ लिया जाये।
- 8. परीक्षा समाप्ति के उपरान्त परीक्षार्थी कक्ष निरीक्षक को अपनी OMR Answer Sheet उपलब्ध कराने के बाद ही परीक्षा कक्ष से प्रस्थान करें। परीक्षार्थी अपने साथ प्रश्न-पुस्तिका ले जा सकते हैं।
- 9. निगेटिव मार्किंग नहीं है।
- 10. कोई भी रफ कार्य, प्रश्न-पुस्तिका में, रफ-कार्य के लिए दिए खाली पेज पर ही किया जाना चाहिए।
- परीक्षा-कक्ष में लॉग-बुक, कैल्कुलेटर, पेजर तथा सेल्युलर फोन ले जाना तथा उसका उपयोग करना वर्जित है।
- 12. प्रश्न के हिन्दी एवं अंग्रेजी रूपान्तरण में भिन्नता होने की दशा में प्रश्न का अंग्रेजी रूपान्तरण ही मान्य होगा।

महत्वपूर्णः प्रश्नपुस्तिका खोलने पर प्रथमतः जाँच कर देख लें कि प्रश्नपुस्तिका के सभी पृष्ठ भलीभाँति छपे हुए हैं। यदि प्रश्नपुस्तिका में कोई कमी हो, तो कक्षनिरीक्षक को दिखाकर उसी सिरीज की दूसरी प्रश्नपुस्तिका प्राप्त कर लें।