| Roll No             | <br> |  |  |  | Question Booklet Number |
|---------------------|------|--|--|--|-------------------------|
| O. M. R. Serial No. |      |  |  |  |                         |
|                     |      |  |  |  |                         |

# M. Sc. (Electronics) (Fourth Semester) EXAMINATION, July, 2022

(Elective Course)

### **EMBEDDED SYSTEM**

| Paper Code |   |   |   |     |  |
|------------|---|---|---|-----|--|
| ELC        | 4 | 0 | 4 | (D) |  |

Questions Booklet Series

D

[ Maximum Marks : 100

Time: 1:30 Hours]

#### **Instructions to the Examinee:**

- 1. Do not open the booklet unless you are asked to do so.
- 2. The booklet contains 60 questions. Examinee is required to answer any 50 questions in the OMR Answer-Sheet provided and not in the question booklet. If more than 50 questions are attempted by student, then the first attempted 50 questions will be considered for evaluation. All questions carry equal marks.
- 3. Examine the Booklet and the OMR Answer-Sheet very carefully before you proceed. Faulty question booklet due to missing or duplicate pages/questions or having any other discrepancy should be got immediately replaced.

परीक्षार्थियों के लिए निर्देश:

- प्रश्न-पुस्तिका को तब तक न खोलें जब तक आपसे कहा न जाए।
- 2. प्रश्न-पुस्तिका में 60 प्रश्न हैं। परीक्षार्थी को किन्हीं 50 प्रश्नों को केवल दी गई OMR आन्सर-शीट पर ही हल करना है, प्रश्न-पुस्तिका पर नहीं। यदि छात्र द्वारा 50 से अधिक प्रश्नों को हल किया जाता है तो प्रारम्भिक हल किये हुए 50 उत्तरों को ही मूल्यांकन हेतु सम्मिलित किया जाएगा। सभी प्रश्नों के अंक समान हैं।
- 3. प्रश्नों के उत्तर अंकित करने से पूर्व प्रश्न-पुस्तिका तथा
  OMR आन्सर-शीट को सावधानीपूर्वक देख लें। दोषपूर्ण
  प्रश्न-पुस्तिका जिसमें कुछ भाग छपने से छूट गए हों या
  प्रश्न एक से अधिक बार छप गए हों या उसमें किसी
  अन्य प्रकार की कमी हो, तो उसे तुरन्त बदल लें।

(शेष निर्देश अन्तिम पृष्ठ पर)

## (Only for Rough Work)

- 1. Which of the following is the biggest challenge in the cache memo design?
  - (A) Memory access
  - (B) Delay
  - (C) Coherency
  - (D) Size
- 2. Which one of the following offers CPUs as integrated memory or peripheral interfaces?
  - (A) Memory system
  - (B) Embedded system
  - (C) Microprocessor
  - (D) Microcontroller
- 3. Which of the following statements is true?
  - (A) Any occurrence that causes the program counter to change non-sequentially is considered a change of flow-of-control.
  - (B) The release time is the time at which an instance of a scheduled task is ready to run, and is generally associated with an interrupt.
  - (C) Both (A) and (B)
  - (D) None of the above

- 4. Which is the standard C compiler used for the UNIX systems?
  - (A) compiler
  - (B) simulator
  - (C) cc
  - (D) sc
- 5. Which of the following software represents machine based code in target base code and verifies errors in code?
  - (A) Assembler
  - (B) Debugger
  - (C) Compiler
  - (D) Both (A) and (B)
- 6. Which of the following are debugging tools?
  - (A) ISP
  - (B) ICSP
  - (C) JTAG
  - (D) All of the above
- 7. Which of these can lead to a reduction of the loop overhead thus leading to an increase in the speed?
  - (A) Loop permutation
  - (B) Loop tiling
  - (C) Loop unrolling
  - (D) Loop fusion

| 8.  | How do we compute the power           | 12. Which of the following hardware      | is   |
|-----|---------------------------------------|------------------------------------------|------|
|     | consumed by a cache?                  | used as alternative for an embedo        | led  |
|     | (A) First power model                 | system?                                  |      |
|     | (B) CACTI                             | (A) ICE                                  |      |
|     | (C) Lee power model                   | (B) Emulator                             |      |
|     | (D) Third power model                 | (C) Counters                             |      |
| 9.  | What does ICE stand for ?             | (D) Memory                               |      |
|     | (A) in-code EPROM                     | 13. DMA stands for                       |      |
|     | (B) in-circuit EPROM                  | (A) Direction Media Access               |      |
|     | (C) in-circuit emulation              | (B) Directed Memory Access               |      |
|     | (D) in-code emulation                 | (C) Direct Medium Access                 |      |
|     | (D) In-code emulation                 | (D) None of the above                    |      |
| 10. | Which are the serial ports of the IBM | 14. Atmega 328 controller is designed w  | ⁄ith |
|     | PC?                                   | how many bits?                           |      |
|     | (A) COM1                              | (A) 4 bits                               |      |
|     | (B) COM3                              | (B) 8 bits                               |      |
|     | (C) COM1 and COM2                     | (C) 16 bits                              |      |
|     | (D) COM4 and COM1                     | (D) 32 bits                              |      |
| 11. | FireWire technology was originally    | 15. Which of the following are serial ty | ype  |
|     | developed by                          | communication interfaces                 | for  |
|     | (A) Google                            | microprocessor?                          |      |
|     | (B) Microsoft                         | (A) RS-232                               |      |
|     |                                       | (B) SPI                                  |      |
|     | (C) Apple                             | (C) RS-422                               |      |
|     | (D) None of the above                 | (D) All of the above                     |      |
|     |                                       |                                          |      |

(4)

Set-D

ELC-404(D)

|      | (A)    | Soft                                 |     | oper   | ating system ?                         |
|------|--------|--------------------------------------|-----|--------|----------------------------------------|
|      | (B)    | Hard                                 |     | (A)    | RTLinux                                |
|      | (C)    | Firm                                 |     | (B)    | VxWorks                                |
|      | (D)    | All of the above                     |     | (C)    | Windows CE                             |
| 17.  | In w   | which scheduling certain amount of   |     | (D)    | All of the above                       |
|      | CPU    | time is allocated to each process?   | 21. | Whi    | ch of these statements would replace   |
|      | (A)    | Earliest deadline first scheduling   |     | all tl | ne occurrences of an identifier with a |
|      | (B)    | Proportional share scheduling        |     | strin  | g ?                                    |
|      | (C)    | Equal share scheduling               |     | (A)    | # include                              |
|      | (D)    | None of the above                    |     | (B)    | # define identifier string             |
| 18.  | Time   | e duration required for scheduling   |     | (C)    | # define MACRO                         |
| 101  |        | atcher to stop one process and start |     | (D)    | # ifdef                                |
|      | anotl  | ner is known as                      | 22. | Whi    | ch of these designs considers both     |
|      | (A)    | process latency                      |     | the    | software and hardware during the       |
|      | (B)    | interrupt latency                    |     | emb    | edded design ?                         |
|      | (C)    | dispatch latency                     |     | (A)    | Peripheral Design                      |
|      | (D)    | execution latency                    |     | (B)    | Software/Hardware Design               |
| 19.  | The    | problem of priority inversion can be |     | (C)    | Platform-Based Codesign                |
| 1).  |        | ed by                                |     | (D)    | Memory Design                          |
|      | (A)    | priority inversion protocol          | 23. | The    | first power model was proposed by:     |
|      | (B)    | priority inheritance protocol        |     | (A)    | Jacome                                 |
|      | (C)    | Both priority inheritance and        |     | (B)    | Tiwari                                 |
|      |        | inversion protocol                   |     | (C)    | Russell                                |
|      | (D)    | None of the above                    |     | (D)    | Jacome and Russell                     |
| ELC- | -404(D | ) (                                  | 5)  |        | Set-D                                  |

20.

Which one of the following is a real time

Real time systems can be classified into:

16.

| 24.  | A hard real-time system is one in          | 27. | Which of these levels would simulate the |
|------|--------------------------------------------|-----|------------------------------------------|
|      | which                                      |     | algorithms used within an embedded       |
|      | (A) Missing more than a few may lead       |     | system?                                  |
|      | to complete and catastrophic               |     | (A) Gate Level                           |
|      | system failure.                            |     | (B) Algorithmic Level                    |
|      | (B) Performance is degraded but not        | -   | (C) Switch Level                         |
|      | destroyed by failure to meet               |     | (D) Circuit Level                        |
|      | response-time constraints.                 | 28. | Which of these would describe the        |
|      | (C) Failure to meet a single deadline      | :   | connections present between the local    |
|      | may lead to complete and                   |     | component and the entity port?           |
|      | catastrophic system failure.               |     | (A) Many-to-one map                      |
|      | (D) None of the above                      |     | (B) One-to-one map                       |
| 25.  | Which of these models would                | [   | (C) One-to-many maps                     |
|      | communicate between various                |     | (D) Port map                             |
|      | components?                                | 29. | How many wait statement types are        |
|      | (A) Fine-grained model                     |     | available in a VHDL design?              |
|      | (B) Coarse-grained model                   |     | (A) 6                                    |
|      | (C) Transaction-level model                |     | (B) 3                                    |
|      | (D) Circuit-level model                    |     | (C) 5                                    |
| 26.  | Which of these is possible for locating    | ;   | (D) 4                                    |
|      | various errors while specifying the future | 30. | Discipline(s) that impact on real-time   |
|      | bus protocol ?                             |     | systems engineering is/are               |
|      | (A) BDD                                    |     | (A) Operations Research                  |
|      | (B) FOL                                    |     | (B) Control Theory                       |
|      | (C) EMC                                    |     | (C) Both (A) and (B)                     |
|      | (D) HOL                                    |     | (D) None of the above                    |
| ELC- | -404(D)                                    | (6) | Set-D                                    |

31. The Index set L would denote what? Many real-time systems utilize time-35. and clocks stamping global (A) Task Graph Node Type for ...... (B) Task Graph Node (A) Synchronization **Hardware Components** (C) Data marking (B) (D) **Processor** (C) Task initiation 32. Which signal for do we use (D) All of the above differentiating access from any standard memory cycle? What does API stand for ? 36. (A) **RESET** Address Programming Interface (A) (B) **HALT** (B) Accessing Peripheral through the (C) **IORQ** Interface (D) **MREQ** (C) **Application Programming Interface** 33. What are the two major sections in a (D) None of the above coprocessor? What does FRIDGE stand for ? 37. Integer unit and control unit floating-point (A) programming Floating point unit and coprocessor decoding unit (B) fixed-point programming decoding (C) Coprocessor unit and numeric control unit (C) the fixed-point programming design environment Control unit and numeric control (D) unit (D) floating-point programming design environment Which design allows the reuse of the 34. 38. Which of the following are hardware software and the hardware components? components of an embedded system? (A) Platform-based design (A) Computer processor (B) Peripheral design (B) Device peripherals (C) Input design (C) Computer memory

All of the above

(D)

(D)

Memory design

| 40.  |                 | Loader  All of the above  CISC is based on which of the wing principles?                                                                                                   |     | 43. | (C) (D) For r         | System used to control a set of traffic lights at a four-way traffic intersection  All of the above real time operating systems, interrupt                               |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | (A) (B) (C) (D) | There are multiple instructions and addressing modes  Complexity handled by the compiler and software  Highly pipelined design  Instructions executed directly by hardware |     | 44. | (A) (B) (C) (D) Which | zero minimal maximum dependent on the scheduling ch of the following are the class of ormance and functional based trement embedded systems?  Real-time Stand alone      |
| 41.  | facto           | ch of the following designed system are minimized for an embedded cation? Size Cost Performance Both (A) and (B)                                                           |     | 45. | (C)<br>(D)            | Mobile All of the above  t supports multitasking in 80386?  External paging memory management unit  Read mode  Paging and segmentation  On-chip paging memory management |
| ELC- | -404(D          | )                                                                                                                                                                          | (8) |     |                       | Set-D                                                                                                                                                                    |

|      | analy  | zing risks ?                        |     | memory?                                    |
|------|--------|-------------------------------------|-----|--------------------------------------------|
|      | (A)    | Hazards                             |     | (A) Peripheral unit                        |
|      | (B)    | FMEA                                |     | (B) Memory management unit                 |
|      | (C)    | Damages                             |     | (C) Execution unit                         |
|      | (D)    | FTA                                 |     | (D) Bus interface unit                     |
| 47.  | Whic   | ch models communicate between the   | 51. | . Which of the following offers external   |
|      | comp   | ponents ?                           |     | chips for memory and periphera             |
|      | (A)    | Fine-grained modeling               |     | interface circuits?                        |
|      | (B)    | Transaction level modeling          |     | (A) Embedded system                        |
|      | (C)    | Circuit-level model                 |     | (B) Peripheral system                      |
|      | (D)    | Coarse-grained modeling             |     | (C) Microcontroller                        |
| 48.  | Wato   | chdog timers are used to ensure     |     | (D) Microprocessor                         |
|      | that . |                                     | 52. | . Which buffering mechanism is commor      |
|      | (A)    | Certain devices are serviced at     |     | to the SPOX operating system?              |
|      |        | regular intervals                   |     | (A) Single buffer                          |
|      | (B)    | CPU continues to function           |     | (B) Buffer exchange                        |
|      | (C)    | Both (A) and (B)                    |     | (C) Directional buffer                     |
|      | (D)    | Task initiation                     |     | (D) Linear buffer                          |
| 49.  | Wha    | t allows the data protection in the | 53. | . Which of the following is a part of RTOS |
|      | inter  | rupt mechanism ?                    |     | kernel?                                    |
|      | (A)    | TRAP                                |     | (A) Memory                                 |
|      | (B)    | Same mode                           |     | (B) Input                                  |
|      | (C)    | SWI                                 |     | (C) Register                               |
|      | (D)    | Different mode                      |     | (D) ISR                                    |
| ELC- | -404(D | )                                   | (9) | Set-D                                      |

46. Which is a top-down method of 50. Which of the following unit protects the

| 54.  | Which interrupts generate fast interrupt                                 | 58. | Which of the following is a traditional                               |
|------|--------------------------------------------------------------------------|-----|-----------------------------------------------------------------------|
|      | exception ?                                                              |     | method for emulating the processor?                                   |
|      | (A) External interrupt                                                   |     | (A) CPU simulator                                                     |
|      | (B) Internal interrupt                                                   |     | (B) ICE                                                               |
|      | (C) Hardware interrupt                                                   |     | (C) SDS                                                               |
|      | (D) Software interrupt                                                   |     | (D) None of the above                                                 |
| 55.  | Which of the following is a common connector?                            | 59. | Which of the following task swapping method is a better choice in the |
|      | (A) I2C<br>(B) UART                                                      |     | embedded systems design?                                              |
|      | (B) UART<br>(C) DB-25                                                    |     | (A) pre-emptive                                                       |
|      | (D) SPI                                                                  |     | (B) cooperative multitasking                                          |
| 56.  | Which of the following are the software environment used for an embedded |     | <ul><li>(C) RMS</li><li>(D) time slice</li></ul>                      |
|      | system ?                                                                 | 60. | Which of following regarding RTOS is                                  |
|      | (A) Lab view                                                             |     | correct/not misconception ?                                           |
|      | (B) Proteus                                                              |     | (A) The study of real-time systems is                                 |
|      | (C) MATLAB                                                               |     | mostly about scheduling theory.                                       |
|      | (D) All of the above                                                     |     | (B) Rate-monotonic analysis has                                       |
| 57.  | A converts the digital data                                              |     | solved the real time problem.                                         |
|      | fed by the processor to analog data.                                     |     | (C) There are no universal, widely                                    |
|      | (A) A-D converter                                                        |     | accepted methodologies for real-                                      |
|      | (B) Sensor                                                               |     | time systems specification and                                        |
|      | (C) D-A converter                                                        |     | design.                                                               |
|      | (D) None of the above                                                    |     | (D) None of the above                                                 |
| ELC- | -404(D) (10                                                              | )   | Set-D                                                                 |

## (Only for Rough Work)

4. Four alternative answers are mentioned for each question as—A, B, C & D in the booklet. The candidate has to choose the most correct/appropriate answer and mark the same in the OMR Answer-Sheet as per the direction:

### **Example:**

### Question:

Q. 1 (A) (C) (D) (Q. 2 (A) (B) (D) (D)

Q.3  $\stackrel{\frown}{(A)}$   $\stackrel{\frown}{(C)}$   $\stackrel{\frown}{(C)}$ 

Illegible answers with cutting and over-writing or half filled circle will be cancelled.

- 5. Each question carries equal marks. Marks will be awarded according to the number of correct answers you have.
- 6. All answers are to be given on OMR Answer sheet only. Answers given anywhere other than the place specified in the answer sheet will not be considered valid.
- 7. Before writing anything on the OMR Answer Sheet, all the instructions given in it should be read carefully.
- 8. After the completion of the examination candidates should leave the examination hall only after providing their OMR Answer Sheet to the invigilator. Candidate can carry their Question Booklet.
- 9. There will be no negative marking.
- 10. Rough work, if any, should be done on the blank pages provided for the purpose in the booklet.
- 11. To bring and use of log-book, calculator, pager and cellular phone in examination hall is prohibited.
- 12. In case of any difference found in English and Hindi version of the question, the English version of the question will be held authentic.
- Impt.: On opening the question booklet, first check that all the pages of the question booklet are printed properly. If there is ny discrepancy in the question Booklet, then after showing it to the invigilator, get another question Booklet of the same series.

4. प्रश्न-पुस्तिका में प्रत्येक प्रश्न के चार सम्भावित उत्तर—
A, B, C एवं D हैं। परीक्षार्थी को उन चारों विकल्पों में से
एक सबसे सही अथवा सबसे उपयुक्त उत्तर छाँटना है।
उत्तर को OMR आन्सर-शीट में सम्बन्धित प्रश्न संख्या में
निम्न प्रकार भरना है:

#### उदाहरण :

प्रश्न :

प्रश्न 1 (A) (C) (D) प्रश्न 2 (A) (B) (D) प्रश्न 3 (A) (C) (D)

अपठनीय उत्तर या ऐसे उत्तर जिन्हें काटा या बदला गया है, या गोले में आधा भरकर दिया गया, उन्हें निरस्त कर दिया जाएगा।

- 5. प्रत्येक प्रश्न के अंक समान हैं। आपके जितने उत्तर सही होंगे, उन्हीं के अनुसार अंक प्रदान किये जायेंगे।
- 6. सभी उत्तर केवल ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर ही दिये जाने हैं। उत्तर-पत्रक में निर्धारित स्थान के अलावा अन्यत्र कहीं पर दिया गया उत्तर मान्य नहीं होगा।
- ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर कुछ भी लिखने से पूर्व उसमें दिये गये सभी अनुदेशों को सावधानीपूर्वक पढ़ लिया जाये।
- 8. परीक्षा समाप्ति के उपरान्त परीक्षार्थी कक्ष निरीक्षक को अपनी OMR Answer Sheet उपलब्ध कराने के बाद ही परीक्षा कक्ष से प्रस्थान करें। परीक्षार्थी अपने साथ प्रश्न-पुस्तिका ले जा सकते हैं।
- 9. निगेटिव मार्किंग नहीं है।
- 10. कोई भी रफ कार्य, प्रश्न-पुस्तिका के अन्त में, रफ-कार्य के लिए दिए खाली पेज पर ही किया जाना चाहिए।
- 11. परीक्षा-कक्ष में लॉग-बुक, कैलकुलेटर, पेजर तथा सेल्युलर फोन ले जाना तथा उसका उपयोग करना वर्जित है।
- 12. प्रश्न के हिन्दी एवं अंग्रेजी रूपान्तरण में भिन्नता होने की दशा में प्रश्न का अंग्रेजी रूपान्तरण ही मान्य होगा।

महत्वपूर्ण : प्रश्नपुस्तिका खोलने पर प्रथमतः जाँच कर देख लें कि प्रश्न-पुस्तिका के सभी पृष्ठ भलीभाँति छपे हुए हैं। यदि प्रश्नपुस्तिका में कोई कमी हो, तो कक्षनिरीक्षक को दिखाकर उसी सिरीज की दूसरी प्रश्न-पुस्तिका प्राप्त कर लें।