| Roll No | <br> | | | | Question Booklet Number | |---------------------|------|--|--|--|-------------------------| | O. M. R. Serial No. | | | | | | | | | | | | | # M. Sc. (Electronics) (Fourth Semester) EXAMINATION, July, 2022 (Elective Course) ### **EMBEDDED SYSTEM** | Paper Code | | | | | | | | |------------|---|---|---|-----|--|--|--| | ELC | 4 | 0 | 4 | (D) | | | | Questions Booklet Series B [ Maximum Marks : 100 Time: 1:30 Hours] #### **Instructions to the Examinee:** - 1. Do not open the booklet unless you are asked to do so. - 2. The booklet contains 60 questions. Examinee is required to answer any 50 questions in the OMR Answer-Sheet provided and not in the question booklet. If more than 50 questions are attempted by student, then the first attempted 50 questions will be considered for evaluation. All questions carry equal marks. - 3. Examine the Booklet and the OMR Answer-Sheet very carefully before you proceed. Faulty question booklet due to missing or duplicate pages/questions or having any other discrepancy should be got immediately replaced. परीक्षार्थियों के लिए निर्देश: - प्रश्न-पुस्तिका को तब तक न खोलें जब तक आपसे कहा न जाए। - 2. प्रश्न-पुस्तिका में 60 प्रश्न हैं। परीक्षार्थी को किन्हीं 50 प्रश्नों को केवल दी गई OMR आन्सर-शीट पर ही हल करना है, प्रश्न-पुस्तिका पर नहीं। यदि छात्र द्वारा 50 से अधिक प्रश्नों को हल किया जाता है तो प्रारम्भिक हल किये हुए 50 उत्तरों को ही मूल्यांकन हेतु सम्मिलित किया जाएगा। सभी प्रश्नों के अंक समान हैं। - उत्तर अंकित करने से पूर्व प्रश्न-पुस्तिका तथा OMR आन्सर-शीट को सावधानीपूर्वक देख लें। दोषपूर्ण प्रश्न-पुस्तिका जिसमें कुछ भाग छपने से छूट गए हों या प्रश्न एक से अधिक बार छप गए हों या उसमें किसी अन्य प्रकार की कमी हो, तो उसे तुरन्त बदल लें। (शेष निर्देश अन्तिम पृष्ठ पर) (Remaining instructions on the last page) ## (Only for Rough Work) 1. The Index set L would denote what? 5. Many real-time systems utilize timeand clocks stamping global (A) Task Graph Node Type for ...... (B) Task Graph Node (A) Synchronization (C) **Hardware Components** Data marking (B) (D) **Processor** (C) Task initiation 2. Which signal do for we use (D) All of the above differentiating access from any standard memory cycle? What does API stand for ? 6. (A) **RESET** Address Programming Interface (A) (B) **HALT** (B) Accessing Peripheral through the (C) **IORQ** Interface (D) **MREQ** (C) **Application Programming Interface** 3. What are the two major sections in a (D) None of the above coprocessor? 7. What does FRIDGE stand for ? Integer unit and control unit floating-point (A) programming Floating point unit and coprocessor (B) decoding unit (B) fixed-point programming decoding (C) Coprocessor unit and numeric control unit (C) the fixed-point programming design environment Control unit and numeric control (D) unit (D) floating-point programming design environment Which design allows the reuse of the 4. 8. Which of the following are hardware software and the hardware components? components of an embedded system? (A) Platform-based design (A) Computer processor (B) Peripheral design (B) Device peripherals (C) Input design (D) Memory design (C) (D) Computer memory All of the above | €. | | ch of the following is not the | 12. | Which of the following is an example of RTOS ? | | | | |-----|------------|-------------------------------------|-----|------------------------------------------------|--------------------------------------------------------------------------|--|--| | | syste | ware component of an embedded m? | | (A) | Inertial measurement system for an aircraft | | | | | (A) | Linker | | (B) | System that controls all aspects of the bottling aspects of the bottling | | | | | (B) | Compiler | | | of jars of pasta sauce | | | | | (C) | Loader | | (C) | System used to control a set of | | | | | (D) | All of the above | | | traffic lights at a four-way traffic intersection | | | | 10. | The | CISC is based on which of the | | (D) | All of the above | | | | | follo | wing principles ? | 13. | | real time operating systems, interrupt cy should be | | | | | (A) | There are multiple instructions and | | (A) | zero | | | | | | addressing modes | | (B) | minimal | | | | | (B) | Complexity handled by the | | (C) | maximum | | | | | | compiler and software | | (D) | dependent on the scheduling | | | | | (C) | Highly pipelined design | 14. | | ch of the following are the class of ormance and functional based | | | | | (D) | Instructions executed directly by | | requ | irement embedded systems ? | | | | | | hardware | | (A) | Real-time | | | | | | | | (B) | Stand alone | | | | 11. | Whic | ch of the following designed system | | (C) | Mobile | | | | | facto | rs are minimized for an embedded | | (D) | All of the above | | | | | appli | cation ? | 15. | Wha | t supports multitasking in 80386? | | | | | (A) | Size | | (A) | External paging memory | | | | | (B) | Cost | | (B) | management unit Read mode | | | | | ` ′ | | | (C) | Paging and segmentation | | | | | (C)<br>(D) | Performance Both (A) and (B) | | (D) | On-chip paging memory management | | | | | | | | | | | | (4) Set-B | 16. | Which is a top-down method of | 20. | Which of the following unit protects the | |-----|----------------------------------------|-----|------------------------------------------| | | analyzing risks? | | memory? | | | (A) Hazards | | (A) Peripheral unit | | | (B) FMEA | | (B) Memory management unit | | | (C) Damages | | (C) Execution unit | | | (D) FTA | | (D) Bus interface unit | | 17. | Which models communicate between the | 21. | Which of the following offers external | | | components ? | | chips for memory and peripheral | | | (A) Fine-grained modeling | | interface circuits? | | | (B) Transaction level modeling | | (A) Embedded system | | | (C) Circuit-level model | | (B) Peripheral system | | | (D) Coarse-grained modeling | | (C) Microcontroller | | 18. | Watchdog timers are used to ensure | | (D) Microprocessor | | | that | 22. | Which buffering mechanism is common | | | (A) Certain devices are serviced at | | to the SPOX operating system? | | | regular intervals | | (A) Single buffer | | | (B) CPU continues to function | | (B) Buffer exchange | | | (C) Both (A) and (B) | | (C) Directional buffer | | | (D) Task initiation | | (D) Linear buffer | | 19. | What allows the data protection in the | 23. | Which of the following is a part of RTOS | | | interrupt mechanism? | | kernel? | | | (A) TRAP | | (A) Memory | | | (B) Same mode | | (B) Input | | | (C) SWI | | (C) Register | | | (D) Different mode | | (D) ISR | | | | | | (5) Set-B | 24. | Which int | errupts generate fast interrupt | 28. | Whi | ch of the following is a traditional | | | | |------|------------|---------------------------------|-----|------------------------------|--------------------------------------|--|--|--| | | exception | ? | | meth | nod for emulating the processor? | | | | | | (A) Exte | rnal interrupt | | (A) | CPU simulator | | | | | | (B) Inter | rnal interrupt | | (B) | ICE | | | | | | (C) Hard | lware interrupt | | (C) | SDS | | | | | | (D) Soft | ware interrupt | | (D) | None of the above | | | | | 25. | Which of | the following is a common | 29. | Whi | ch of the following task swapping | | | | | | connector | ? | | method is a better choice in | | | | | | | (A) I2C | | emb | embedded systems design? | | | | | | | (B) UAF | RT | | (A) | pre-emptive | | | | | | (C) DB- | 25 | | (B) | cooperative multitasking | | | | | | (D) SPI | | | (C) | RMS | | | | | 26. | Which of | the following are the software | | , , | | | | | | | environme | nt used for an embedded | | (D) time slice | | | | | | | system? | | 30. | Whi | ch of following regarding RTOS is | | | | | | (A) Lab | view | | corre | ect/not misconception ? | | | | | | (B) Prote | eus | | (A) | The study of real-time systems is | | | | | | (C) MA | ГLАВ | | | mostly about scheduling theory. | | | | | | (D) All o | of the above | | (B) | Rate-monotonic analysis has | | | | | 27. | Α | converts the digital data | | | solved the real time problem. | | | | | | fed by the | processor to analog data. | | (C) | There are no universal, widely | | | | | | (A) A-D | converter | | | accepted methodologies for real- | | | | | | (B) Sens | or | | | time systems specification and | | | | | | (C) D-A | converter | | | design. | | | | | | (D) None | e of the above | | (D) | None of the above | | | | | ELC- | -404(D) | | (6) | | Set-B | | | | - 31. Which of the following is the biggest challenge in the cache memo design? - (A) Memory access - (B) Delay - (C) Coherency - (D) Size - 32. Which one of the following offers CPUs as integrated memory or peripheral interfaces? - (A) Memory system - (B) Embedded system - (C) Microprocessor - (D) Microcontroller - 33. Which of the following statements is true? - (A) Any occurrence that causes the program counter to change non-sequentially is considered a change of flow-of-control. - (B) The release time is the time at which an instance of a scheduled task is ready to run, and is generally associated with an interrupt. - (C) Both (A) and (B) - (D) None of the above - 34. Which is the standard C compiler used for the UNIX systems? - (A) compiler - (B) simulator - (C) cc - (D) sc - 35. Which of the following software represents machine based code in target base code and verifies errors in code? - (A) Assembler - (B) Debugger - (C) Compiler - (D) Both (A) and (B) - 36. Which of the following are debugging tools? - (A) ISP - (B) ICSP - (C) JTAG - (D) All of the above - 37. Which of these can lead to a reduction of the loop overhead thus leading to an increase in the speed? - (A) Loop permutation - (B) Loop tiling - (C) Loop unrolling - (D) Loop fusion | 38. | How | do | we | compute | the | power | 42. | Whi | ch of the following hardware is | |-----|-------|-----------|--------|-------------|-------|----------|-----|-------|-------------------------------------| | | consu | ımed by | y a ca | che? | | | | used | as alternative for an embedded | | | (A) | First p | ower | model | | | | syste | em ? | | | (B) | CACT | Ι | | | | | (A) | ICE | | | (C) | Lee po | wer 1 | model | | | | (B) | Emulator | | | (D) | Third p | powe | r model | | | | (C) | Counters | | 39. | What | t does IO | CE st | and for ? | | | | (D) | Memory | | | (A) | in-code | e EPI | ROM | | | 43. | DMA | A stands for | | | (B) | in-circ | uit El | PROM | | | | (A) | Direction Media Access | | | (C) | | | nulation | | | | (B) | Directed Memory Access | | | (D) | in-code | | | | | | (C) | Direct Medium Access | | | (D) | III-COU | c ciii | aration . | | | | (D) | None of the above | | 40. | Whic | h are t | the s | erial ports | of th | ne IBM | 44. | Atmo | ega 328 controller is designed with | | | PC? | | | | | | | how | many bits ? | | | (A) | COM1 | - | | | | | (A) | 4 bits | | | (B) | COM3 | 3 | | | | | (B) | 8 bits | | | (C) | COM1 | and | COM2 | | | | (C) | 16 bits | | | (D) | COM4 | and | COM1 | | | | (D) | 32 bits | | 41. | FireV | Vire to | echno | ology wa | ıs or | iginally | 45. | | ch of the following are serial type | | | devel | loped by | y | | | | | | munication interfaces for | | | (A) | Google | e | | | | | micr | oprocessor ? | | | (B) | Micros | soft | | | | | (A) | RS-232 | | | (C) | Apple | | | | | | (B) | SPI | | | | | of the | ahova | | | | (C) | RS-422 | | | (D) | None of | oi tne | above | | | | (D) | All of the above | (8) Set-B | -404(D | ) | (9) | | | Set-B | |--------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (D) | None of the above | | ( | (D) | Jacome and Russell | | | inversion protocol | | ( | (C) | Russell | | (C) | Both priority inheritance and | | ( | (B) | Tiwari | | (B) | priority inheritance protocol | | ( | (A) | Jacome | | (A) | priority inversion protocol | 5 | 3. | The 1 | first power model was proposed by: | | solve | ed by | | ( | (D) | Memory Design | | The | problem of priority inversion can be | | ` | ` / | Platform-Based Codesign | | (D) | execution latency | | Ì | ` / | Software/Hardware Design | | (C) | dispatch latency | | Ì | ` / | Peripheral Design | | (B) | interrupt latency | | e | embe | edded design ? | | (A) | process latency | | | | software and hardware during the | | anoth | ner is known as | 5 | 2. V | Whic | ch of these designs considers both | | dispa | atcher to stop one process and start | | ( | (D) | # ifdef | | Time | e duration required for scheduling | | | ` ' | # define MACRO | | (D) | None of the above | | · | ` ′ | # define identifier string | | (C) | Equal share scheduling | | · | ` ′ | # include | | (B) | Proportional share scheduling | | S | string | | | (A) | Earliest deadline first scheduling | | | | ne occurrences of an identifier with a | | CPU | time is allocated to each process? | 5 | 1. V | Whic | ch of these statements would replace | | In w | rhich scheduling certain amount of | | ( | (D) | All of the above | | (D) | All of the above | | ( | (C) | Windows CE | | (C) | Firm | | ( | (B) | VxWorks | | (B) | Hard | | ( | (A) | RTLinux | | (A) | Soft | | C | opera | ating system ? | | | (B) (C) (D) In w CPU (A) (B) (C) (D) Time dispa anoth (A) (B) (C) (D) The solve (A) (B) (C) (D) | <ul> <li>(B) Hard</li> <li>(C) Firm</li> <li>(D) All of the above</li> <li>In which scheduling certain amount of CPU time is allocated to each process?</li> <li>(A) Earliest deadline first scheduling</li> <li>(B) Proportional share scheduling</li> <li>(C) Equal share scheduling</li> <li>(D) None of the above</li> <li>Time duration required for scheduling dispatcher to stop one process and start another is known as</li> <li>(A) process latency</li> <li>(B) interrupt latency</li> <li>(C) dispatch latency</li> <li>(D) execution latency</li> <li>The problem of priority inversion can be solved by</li> <li>(A) priority inversion protocol</li> <li>(B) priority inheritance protocol</li> <li>(C) Both priority inheritance and inversion protocol</li> <li>(D) None of the above</li> </ul> | (B) Hard (C) Firm (D) All of the above In which scheduling certain amount of CPU time is allocated to each process? (A) Earliest deadline first scheduling (B) Proportional share scheduling (C) Equal share scheduling (D) None of the above Time duration required for scheduling dispatcher to stop one process and start another is known as | (B) Hard (C) Firm (D) All of the above In which scheduling certain amount of CPU time is allocated to each process? (A) Earliest deadline first scheduling (B) Proportional share scheduling (C) Equal share scheduling (D) None of the above Time duration required for scheduling dispatcher to stop one process and start another is known as | (B) Hard (C) Firm (B) (D) All of the above (C) In which scheduling certain amount of CPU time is allocated to each process? (A) Earliest deadline first scheduling (B) Proportional share scheduling (C) Equal share scheduling (D) None of the above (C) Time duration required for scheduling dispatcher to stop one process and start another is known as | 50. Which one of the following is a real time Real time systems can be classified into: 46. | 54. | A hard real-time system is one in | 57. | Which of these levels would simulate the | | | |-----|--------------------------------------------|-----|-----------------------------------------------------------------------|--|--| | | which | | algorithms used within an embedded | | | | | (A) Missing more than a few may lead | | system? | | | | | to complete and catastrophic | | (A) Gate Level | | | | | system failure. | | (B) Algorithmic Level | | | | | (B) Performance is degraded but not | | (C) Switch Level | | | | | destroyed by failure to meet | | (D) Circuit Level | | | | | response-time constraints. | 58. | Which of these would describe the | | | | | (C) Failure to meet a single deadline | | connections present between the local component and the entity port ? | | | | | may lead to complete and | | | | | | | catastrophic system failure. | | (A) Many-to-one map | | | | | (D) None of the above | | (B) One-to-one map | | | | 55. | Which of these models would | | (C) One-to-many maps | | | | 33. | | | (D) Port map | | | | | | 59. | How many wait statement types are | | | | | components? | | available in a VHDL design? | | | | | (A) Fine-grained model | | (A) 6 | | | | | (B) Coarse-grained model | | (B) 3 | | | | | (C) Transaction-level model | | (C) 5 | | | | | (D) Circuit-level model | | (D) 4 | | | | 56. | Which of these is possible for locating | 60. | Discipline(s) that impact on real-time | | | | | various errors while specifying the future | | systems engineering is/are | | | | | bus protocol? | | (A) Operations Research | | | | | (A) BDD | | (B) Control Theory | | | | | (B) FOL | | (C) Both (A) and (B) | | | | | (C) EMC | | (D) None of the above | | | | | (D) HOL | | | | | | | | | | | | (10) Set-B ## (Only for Rough Work) 4. Four alternative answers are mentioned for each question as—A, B, C & D in the booklet. The candidate has to choose the most correct/appropriate answer and mark the same in the OMR Answer-Sheet as per the direction: ### **Example:** ### Question: Q. 1 (A) (C) (D) (Q. 2 (A) (B) (D) (D) Q.3 $\stackrel{\frown}{(A)}$ $\stackrel{\frown}{(C)}$ $\stackrel{\frown}{(C)}$ Illegible answers with cutting and over-writing or half filled circle will be cancelled. - 5. Each question carries equal marks. Marks will be awarded according to the number of correct answers you have. - 6. All answers are to be given on OMR Answer sheet only. Answers given anywhere other than the place specified in the answer sheet will not be considered valid. - 7. Before writing anything on the OMR Answer Sheet, all the instructions given in it should be read carefully. - 8. After the completion of the examination candidates should leave the examination hall only after providing their OMR Answer Sheet to the invigilator. Candidate can carry their Question Booklet. - 9. There will be no negative marking. - 10. Rough work, if any, should be done on the blank pages provided for the purpose in the booklet. - 11. To bring and use of log-book, calculator, pager and cellular phone in examination hall is prohibited. - 12. In case of any difference found in English and Hindi version of the question, the English version of the question will be held authentic. - Impt.: On opening the question booklet, first check that all the pages of the question booklet are printed properly. If there is ny discrepancy in the question Booklet, then after showing it to the invigilator, get another question Booklet of the same series. 4. प्रश्न-पुस्तिका में प्रत्येक प्रश्न के चार सम्भावित उत्तर— A, B, C एवं D हैं। परीक्षार्थी को उन चारों विकल्पों में से एक सबसे सही अथवा सबसे उपयुक्त उत्तर छाँटना है। उत्तर को OMR आन्सर-शीट में सम्बन्धित प्रश्न संख्या में निम्न प्रकार भरना है: #### उदाहरण : प्रश्न : प्रश्न 1 (A) (C) (D) प्रश्न 2 (A) (B) (D) प्रश्न 3 (A) (C) (D) अपठनीय उत्तर या ऐसे उत्तर जिन्हें काटा या बदला गया है, या गोले में आधा भरकर दिया गया, उन्हें निरस्त कर दिया जाएगा। - 5. प्रत्येक प्रश्न के अंक समान हैं। आपके जितने उत्तर सही होंगे, उन्हीं के अनुसार अंक प्रदान किये जायेंगे। - 6. सभी उत्तर केवल ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर ही दिये जाने हैं। उत्तर-पत्रक में निर्धारित स्थान के अलावा अन्यत्र कहीं पर दिया गया उत्तर मान्य नहीं होगा। - ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर कुछ भी लिखने से पूर्व उसमें दिये गये सभी अनुदेशों को सावधानीपूर्वक पढ़ लिया जाये। - 8. परीक्षा समाप्ति के उपरान्त परीक्षार्थी कक्ष निरीक्षक को अपनी OMR Answer Sheet उपलब्ध कराने के बाद ही परीक्षा कक्ष से प्रस्थान करें। परीक्षार्थी अपने साथ प्रश्न-पुस्तिका ले जा सकते हैं। - 9. निगेटिव मार्किंग नहीं है। - 10. कोई भी रफ कार्य, प्रश्न-पुस्तिका के अन्त में, रफ-कार्य के लिए दिए खाली पेज पर ही किया जाना चाहिए। - 11. परीक्षा-कक्ष में लॉग-बुक, कैलकुलेटर, पेजर तथा सेल्युलर फोन ले जाना तथा उसका उपयोग करना वर्जित है। - 12. प्रश्न के हिन्दी एवं अंग्रेजी रूपान्तरण में भिन्नता होने की दशा में प्रश्न का अंग्रेजी रूपान्तरण ही मान्य होगा। महत्वपूर्ण : प्रश्नपुस्तिका खोलने पर प्रथमतः जाँच कर देख लें कि प्रश्न-पुस्तिका के सभी पृष्ठ भलीभाँति छपे हुए हैं। यदि प्रश्नपुस्तिका में कोई कमी हो, तो कक्षनिरीक्षक को दिखाकर उसी सिरीज की दूसरी प्रश्न-पुस्तिका प्राप्त कर लें।