| Roll No             | <br> |  |  |  | Question Booklet Number |
|---------------------|------|--|--|--|-------------------------|
| O. M. R. Serial No. |      |  |  |  |                         |
|                     |      |  |  |  |                         |

# M. Sc. (Electronics) (Fourth Semester) EXAMINATION, July, 2022

### MICROPROCESSOR AND MICROCONTROLLER

| Paper Code |   |   |   |     |  |
|------------|---|---|---|-----|--|
| ELC        | 4 | 0 | 2 | (N) |  |

[ Maximum Marks : 100

Questions Booklet Series

Time : 1:30 Hours ]

#### **Instructions to the Examinee:**

- 1. Do not open the booklet unless you are asked to do so.
- 2. The booklet contains 60 questions. Examinee is required to answer any 50 questions in the OMR Answer-Sheet provided and not in the question booklet. If more than 50 questions are attempted by student, then the first attempted 50 questions will be considered for evaluation. All questions carry equal marks.
- 3. Examine the Booklet and the OMR Answer-Sheet very carefully before you proceed. Faulty question booklet due to missing or duplicate pages/questions or having any other discrepancy should be got immediately replaced.

### परीक्षार्थियों के लिए निर्देश :

- प्रश्न-पुस्तिका को तब तक न खोलें जब तक आपसे कहा न जाए।
- 2. प्रश्न-पुस्तिका में 60 प्रश्न हैं। परीक्षार्थी को किन्हीं 50 प्रश्नों को केवल दी गई OMR आन्सर-शीट पर ही हल करना है, प्रश्न-पुस्तिका पर नहीं। यदि छात्र द्वारा 50 से अधिक प्रश्नों को हल किया जाता है तो प्रारम्भिक हल किये हुए 50 उत्तरों को ही मूल्यांकन हेतु सम्मिलित किया जाएगा। सभी प्रश्नों के अंक समान हैं।
- उत्तर अंकित करने से पूर्व प्रश्न-पुस्तिका तथा OMR आन्सर-शीट को सावधानीपूर्वक देख लें। दोषपूर्ण प्रश्न-पुस्तिका जिसमें कुछ भाग छपने से छूट गए हों या प्रश्न एक से अधिक बार छप गए हों या उसमें किसी अन्य प्रकार की कमी हो, तो उसे तुरन्त बदल लें।

(शेष निर्देश अन्तिम पृष्ठ पर)

## (Only for Rough Work)

| 1. | During comparison operation, the result                              | 5. | When a stack segment is initialised        |
|----|----------------------------------------------------------------------|----|--------------------------------------------|
|    | of comparing or subtraction is stored in:                            |    | then:                                      |
|    | (A) memory                                                           |    | (A) SS and SP are initialised              |
|    | (B) registers                                                        |    | (B) Only SS is initialised                 |
|    | (C) stack                                                            |    | (C) Only SP is initialised                 |
|    | (D) nowhere                                                          |    | (D) SS and SP need not be initialised      |
| 2. | The directive used to inform the assembler, the names of the logical | 6. | An interrupt breaks the execution of       |
|    | segments to be assumed for different                                 |    | instructions and diverts its execution to: |
|    | segments used in the program is:                                     |    | (A) Interrupt service routine              |
|    | (A) ASSUME                                                           |    | (B) Counter word register                  |
|    | (B) SEGMENT                                                          |    | (C) Execution unit                         |
|    | (C) SHORT                                                            |    | (D) Control unit                           |
|    | (D) DB                                                               | 7. | NMI stands for :                           |
| 3. | The extension that is essential for every                            |    | (A) Nonmaskable Interrupt                  |
|    | assembly level program is :                                          |    | (B) Nonmultiple Interrupt                  |
|    | (A) .ASP                                                             |    | (C) Nonmovable Interrupt                   |
|    | (B) .ALP                                                             |    | (D) None of the above                      |
|    | (C) .ASM                                                             |    |                                            |
|    | (D) .PGM                                                             | 8. | Example of an external interrupt           |
| 4. | The Stack follows the sequence:                                      |    | is:                                        |
|    | (A) first-in-first-out                                               |    | (A) divide by zero interrupt               |
|    | (B) first-in-last-out                                                |    | (B) keyboard interrupt                     |
|    | (C) last-in-first-out                                                |    | (C) overflow interrupt                     |
|    | (D) last-in-last-out                                                 |    | (D) type 2 interrupt                       |

(3)

Set-C

ELC-402(N)

| 9.  | When does the CPU execute IRET:                                        | 13. | Input and output data transfer can take                                                                 |
|-----|------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------|
|     | (A) contents of IP and CS are retrieved                                |     | place only between:                                                                                     |
|     | (B) the control transfers from TSR to main program                     |     | <ul><li>(A) B register and input output device</li><li>(B) Program counter register and input</li></ul> |
|     | (C) clears the trap flag                                               |     |                                                                                                         |
|     | (D) clears the interrupt flag                                          |     | output device.                                                                                          |
| 10. | In static memory, the lower 8-bit bank of                              |     | (C) Stack pointer register and inpu output device.                                                      |
|     | an available 16-bit memory chip is                                     |     | (D) Accumulator and input outpu                                                                         |
|     | called :  (A) lower address memory bank                                |     | device.                                                                                                 |
|     | (B) even address memory bank                                           | 14. | The higher order address lines are                                                                      |
|     | (C) static lower memory bank                                           |     | fully present for how many clock                                                                        |
| 1.1 | (D) odd address memory bank                                            |     | cycles ?                                                                                                |
| 11. | How many pins are multiplexed in 8085 microprocessor?                  |     | (A) 2                                                                                                   |
|     | (A) 12                                                                 |     | (B) 3                                                                                                   |
|     | (B) 16                                                                 |     | (C) 5                                                                                                   |
|     | (C) 8                                                                  |     | (D) 4                                                                                                   |
|     | (D) 4                                                                  | 15. | In 07H:                                                                                                 |
| 12. | Which flag is set, when most significant  Bit is 1 after an operation? |     | (A) 07h is the address of the input port                                                                |
|     | (A) sign flag                                                          |     | (B) 07h is the address of the outpu                                                                     |
|     | (B) parity flag                                                        |     | port                                                                                                    |
|     | (C) carry flag                                                         |     | (C) 07h is the data to the input port                                                                   |
|     | (D) zero flag                                                          |     | (D) 07h is the data from the input port                                                                 |

(D) zero flag

|      | XRA H:                                  |     | instructions.                                                                         |
|------|-----------------------------------------|-----|---------------------------------------------------------------------------------------|
|      | (A) Data in $A = 23H$                   |     | (A) RET                                                                               |
|      | (B) Data in $A = AAH$                   |     | (B) PUSH                                                                              |
|      | (C) Data in A = 68H                     |     | (C) Halt                                                                              |
|      | (D) Data in A = 56H                     |     | (D) RST                                                                               |
| 17.  | D = 56h, A= 00h, After the execution of | 21  | I. If more than one interrupt occurs at same time, on what basis interrupts assign to |
|      | CMP D:                                  |     | the processor                                                                         |
|      | (A) carry flag = 1, zero flag = 1       |     | (A) Priority basis                                                                    |
|      | (B) carry flag = $0$ , zero flag = $1$  |     | (B) Random basis                                                                      |
|      | (C) carry flag = 1, zero flag = $0$     |     | (C) Processors stops to accept interrupt                                              |
|      | (D) carry flag = $0$ , zero flag = $0$  |     | (D) Delay basis                                                                       |
| 18.  | How many machine cycles are needed to   | 22  | 2. SIM instructions are used to perform                                               |
|      | execute LDA 4000 instruction?           |     | communication.                                                                        |
|      | (A) 2                                   |     | (A) Parallel                                                                          |
|      | (B) 4                                   |     | (B) Serial                                                                            |
|      | ` '                                     |     | (C) Both serial and parallel                                                          |
|      | (C) 5                                   |     | (D) Not used for communication                                                        |
|      | (D) 3                                   |     | purpose                                                                               |
| 19.  | One 'T- state is 0.1 microsecond, then  | 23  | 3. All the functions of the ports of 8255 are                                         |
|      | the processor operates at:              |     | achieved by programming the bits of an                                                |
|      | (A) 10 MHz frequency                    |     | internal register called:                                                             |
|      | (B) 20 MHz frequency                    |     | (A) data bus control                                                                  |
|      | •                                       |     | (B) read logic control                                                                |
|      | (C) 30 MHz frequency                    |     | (C) control word register                                                             |
|      | (D) 40 MHz frequency                    |     | (D) None of the above                                                                 |
| ELC- | -402(N)                                 | (5) | Set-C                                                                                 |

16. H = 56 h, A = 00 h, After the execution of

20. Subprogram is always terminated by

| 24. | In BSR mode, only port C can be used      | 27. | The mode that is used to interrupt the   |
|-----|-------------------------------------------|-----|------------------------------------------|
|     | to:                                       |     | processor by setting a suitable terminal |
|     | (A) set individual ports                  |     | count is:                                |
|     | (B) reset individual ports                |     | (A) mode 0                               |
|     |                                           |     | (B) mode 1                               |
|     | (C) set and reset individual ports        |     | (C) mode 2                               |
|     | (D) programmable I/O ports                |     | (D) mode 3                               |
| 25. | The signals that are provided to maintain | 28. | The generation of a square wave is       |
|     | proper data flow and synchronization      |     | possible in the mode :                   |
|     | between the data transmitter and receiver |     | (A) mode 1                               |
|     | are:                                      |     | (B) mode 2                               |
|     | (A) handshaking signals                   |     | (C) mode 3                               |
|     |                                           |     | (D) mode 4                               |
|     | (B) control signals                       | 29. | If BCD = 0, then the operation is:       |
|     | (C) input signals                         |     | (A) decimal count                        |
|     | (D) None of the above                     |     | (B) hexadecimal count                    |
| 26. | The number of counters that are present   |     | (C) binary count                         |
|     | in the programmable timer device 8254     |     | (D) octal count                          |
|     | is:                                       | 30. | The operation that can be performed on   |
|     | (A) 1                                     |     | control word register is:                |
|     | (B) 2                                     |     | (A) read operation                       |
|     |                                           |     | (B) write operation                      |
|     | (C) 3                                     |     | (C) read and write operations            |
|     | (D) 4                                     |     | (D) None of the above                    |
|     |                                           |     |                                          |

(6)

Set-C

ELC-402(N)

| 31.  | Which of the following is not a status   | 35. | Which of the following is a non-vectored              |
|------|------------------------------------------|-----|-------------------------------------------------------|
|      | flag in microprocessor?                  |     | interrupt ?                                           |
|      | (A) Overflow flag                        |     | (A) TRAP                                              |
|      | (B) Trap flag                            |     | (B) RST-5.5                                           |
|      | (C) Interrupt flag                       |     | (C) RST-6.5                                           |
|      | (D) Index flag                           |     | (D) INTR                                              |
| 32.  | Which of the following registers is not  | 26  | What is stored in the U & I general                   |
|      | used in opcode fetch operations?         | 36. | What is stored in the H & L general-purpose register? |
|      | (A) Program counter                      |     |                                                       |
|      | (B) Memory address register              |     | (A) Opcode                                            |
|      | (C) Memory data register                 |     | (B) Address of memory                                 |
|      | (D) Flag register                        |     | (C) Address of next instruction                       |
| 33.  | A memory connected to a                  |     | (D) Temporary data                                    |
|      | microprocessor has 20 address lines and  | 37. | If a 64 GB memory has to be connected                 |
|      | 16 data lines. What will be the memory   |     | to a microprocessor, minimum how                      |
|      | capacity?                                |     | many address lines are required?                      |
|      | (A) 128 KB                               |     | (A) 36                                                |
|      | (B) 2 MB                                 |     | (B) 39                                                |
|      | (C) 16 MB                                |     | (C) 32                                                |
|      | (D) 64 KB                                |     | (D) 37                                                |
| 34.  | Which of the following is not true about | 20  |                                                       |
|      | 8085 microprocessor ?                    | 38. | Which of the following is a software                  |
|      | (A) It is an 8-bit microprocessor        |     | interrupt ?                                           |
|      | (B) It is a 40 pin DIP chip              |     | (A) TRAP                                              |
|      | (C) It is manufactured using PMOS        |     | (B) INTR                                              |
|      | technology                               |     | (C) RST-6.5                                           |
|      | (D) It has 16 address lines              |     | (D) RST-5                                             |
| ELC- | -402(N)                                  | (7) | Set-C                                                 |

| 39. | Which of the following is false about    | 42. | Which of the following is a register-      |
|-----|------------------------------------------|-----|--------------------------------------------|
|     | LDA instruction ?                        |     | indirect addressing mode instruction set ? |
|     |                                          |     | (A) STA 2700H                              |
|     | (A) It is a 3-byte instruction           |     | (B) ACI 36H                                |
|     | (B) It uses indirect addressing mode     |     | (C) DAA                                    |
|     | (C) It has 13 T-states                   |     | (D) LDAX B                                 |
|     | (D) It doesn't affect any flags          | 43. | Which of the following is true about       |
|     | (b) It doesn't unfortung mags            |     | microprocessors?                           |
| 40. | Suppose registers 'A' and 'B' contain    |     | (A) It has an internal memory              |
|     | 50H and 40H respectively. After          |     | (B) It has interfacing circuits            |
|     | instruction MOV A, B, what will be the   |     | (C) It contains ALU, CU, and registers     |
|     | contents of registers A and B?           |     | (D) It uses Harvard architecture           |
|     | (A) 40H, 40H                             | 44. | Which of the following is not a property   |
|     | (B) 50H, 40H                             |     | of TRAP interrupt in microprocessor?       |
|     | (C) 50H, 50H                             |     | (A) It is a non-maskable interrupt         |
|     | (D) (OH 40H                              |     | (B) It is of highest priority              |
|     | (D) 60H, 40H                             |     | (C) It uses edge-triggered signal          |
| 41. | Conditional instructions are independent |     | (D) It is a vectored interrupt             |
|     | of which of the following flags?         | 45. | Which of the following is a special-       |
|     | (A) Z                                    |     | purpose register of microprocessor ?       |
|     | (B) AC                                   |     | (A) Program counter                        |
|     | (C) CY                                   |     | (B) Instruction register                   |
|     |                                          |     | (C) Accumulator                            |
|     | (D) P                                    |     | (D) Temporary register                     |

(8)

Set-C

ELC-402(N)

- 46. Which of the following circuits is used as a special signal to demultiplex the address bus and data bus ?
  - (A) Priority Encoder
  - (B) Decoder
  - (C) Address Latch Enable
  - (D) Demultiplexer
- 47. Which of the following is true about MOV A, B instruction?
  - (A) It means move the content of register A to register B
  - (B) It uses immediate addressing mode
  - (C) It doesn't affect the flag register
  - (D) It is a 2-byte instruction
- 48. Which of the following is not correct about HLT instruction?
  - (A) It is a machine control instruction
  - (B) It is used to start the execution of the program
  - (C) PC is disconnected from the address bus
  - (D) A reset interrupt is required to come out of halt state

- 49. Which to of the following is true about SPHL instruction?
  - (A) It uses indexed addressing mode
  - (B) It is a 3-byte instruction
  - (C) It requires three T-states
  - (D) Contents of HL pair is moved to SP
- 50. In 8-bit microprocessor, how many opcodes are present?
  - (A) 246
  - (B) 278
  - (C) 250
  - (D) 256
- 51. The instruction that is not possible among the following is:
  - (A) MOV AX, BX
  - (B) MOV AX, [BX]
  - (C) MOV 55H, BL
  - (D) MOV AL, 55H
- 52. The registers that cannot be used as operands for arithmetic and logical instructions are:
  - (A) general purpose registers
  - (B) pointers
  - (C) index registers
  - (D) segment registers

- 53. The number of PUSH instructions and POP instructions in a subroutine must be:
  - (A) PUSH instructions must be greater than POP instructions
  - (B) POP instructions must be greater than PUSH instructions
  - (C) Both must be equal
  - (D) Instructions may be any kind
- 54. For 8086 microprocessor, the stack segment may have a memory block of a maximum of:
  - (A) 32 K bytes
  - (B) 64 K bytes
  - (C) 16 K bytes
  - (D) None of the above
- 55. Which of the following is not a data copy/transfer instruction?
  - (A) MOV
  - (B) PUSH
  - (C) DAS
  - (D) POP
- 56. Which of the following instructions is not valid?
  - (A) MOV AX, BX
  - (B) MOV DS, 5000H
  - (C) MOV AX, 5000H
  - (D) PUSH AX

- 57. In POP instruction, after each execution of the instruction, the stack pointer is :
  - (A) incremented by 1
  - (B) decremented by 1
  - (C) incremented by 2
  - (D) decremented by 2
- 58. The instruction, MOV AX, 1234H is an example of :
  - (A) register addressing mode
  - (B) direct addressing mode
  - (C) immediate addressing mode
  - (D) based indexed addressing mode
- 59. The contents of a base register are added to the contents of index register in :
  - (A) indexed addressing mode
  - (B) based indexed addressing mode
  - (C) relative based indexed addressing mode
  - (D) based indexed and relative based indexed addressing mode
- 60. In general, the source operand of an instruction can be:
  - (A) memory location
  - (B) register
  - (C) immediate data
  - (D) All of the above

## (Only for Rough Work)

4. Four alternative answers are mentioned for each question as—A, B, C & D in the booklet. The candidate has to choose the most correct/appropriate answer and mark the same in the OMR Answer-Sheet as per the direction:

### **Example:**

### Question:

Q. 1 (A) (C) (D) (Q. 2 (A) (B) (D) (D)

Q.3  $\stackrel{\frown}{(A)}$   $\stackrel{\frown}{(C)}$   $\stackrel{\frown}{(C)}$ 

Illegible answers with cutting and over-writing or half filled circle will be cancelled.

- 5. Each question carries equal marks. Marks will be awarded according to the number of correct answers you have.
- 6. All answers are to be given on OMR Answer sheet only. Answers given anywhere other than the place specified in the answer sheet will not be considered valid.
- 7. Before writing anything on the OMR Answer Sheet, all the instructions given in it should be read carefully.
- 8. After the completion of the examination candidates should leave the examination hall only after providing their OMR Answer Sheet to the invigilator. Candidate can carry their Question Booklet.
- 9. There will be no negative marking.
- 10. Rough work, if any, should be done on the blank pages provided for the purpose in the booklet.
- 11. To bring and use of log-book, calculator, pager and cellular phone in examination hall is prohibited.
- 12. In case of any difference found in English and Hindi version of the question, the English version of the question will be held authentic.
- Impt.: On opening the question booklet, first check that all the pages of the question booklet are printed properly. If there is ny discrepancy in the question Booklet, then after showing it to the invigilator, get another question Booklet of the same series.

4. प्रश्न-पुस्तिका में प्रत्येक प्रश्न के चार सम्भावित उत्तर—
A, B, C एवं D हैं। परीक्षार्थी को उन चारों विकल्पों में से
एक सबसे सही अथवा सबसे उपयुक्त उत्तर छाँटना है।
उत्तर को OMR आन्सर-शीट में सम्बन्धित प्रश्न संख्या में
निम्न प्रकार भरना है:

#### उदाहरण :

प्रश्न :

प्रश्न 1 (A) (C) (D) प्रश्न 2 (A) (B) (D) प्रश्न 3 (A) (C) (D)

अपठनीय उत्तर या ऐसे उत्तर जिन्हें काटा या बदला गया है, या गोले में आधा भरकर दिया गया, उन्हें निरस्त कर दिया जाएगा।

- 5. प्रत्येक प्रश्न के अंक समान हैं। आपके जितने उत्तर सही होंगे, उन्हीं के अनुसार अंक प्रदान किये जायेंगे।
- 6. सभी उत्तर केवल ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर ही दिये जाने हैं। उत्तर-पत्रक में निर्धारित स्थान के अलावा अन्यत्र कहीं पर दिया गया उत्तर मान्य नहीं होगा।
- ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर कुछ भी लिखने से पूर्व उसमें दिये गये सभी अनुदेशों को सावधानीपूर्वक पढ़ लिया जाये।
- 8. परीक्षा समाप्ति के उपरान्त परीक्षार्थी कक्ष निरीक्षक को अपनी OMR Answer Sheet उपलब्ध कराने के बाद ही परीक्षा कक्ष से प्रस्थान करें। परीक्षार्थी अपने साथ प्रश्न-पुस्तिका ले जा सकते हैं।
- 9. निगेटिव मार्किंग नहीं है।
- 10. कोई भी रफ कार्य, प्रश्न-पुस्तिका के अन्त में, रफ-कार्य के लिए दिए खाली पेज पर ही किया जाना चाहिए।
- 11. परीक्षा-कक्ष में लॉग-बुक, कैलकुलेटर, पेजर तथा सेल्युलर फोन ले जाना तथा उसका उपयोग करना वर्जित है।
- 12. प्रश्न के हिन्दी एवं अंग्रेजी रूपान्तरण में भिन्नता होने की दशा में प्रश्न का अंग्रेजी रूपान्तरण ही मान्य होगा।

महत्वपूर्ण : प्रश्नपुस्तिका खोलने पर प्रथमतः जाँच कर देख लें कि प्रश्न-पुस्तिका के सभी पृष्ठ भलीभाँति छपे हुए हैं। यदि प्रश्नपुस्तिका में कोई कमी हो, तो कक्षनिरीक्षक को दिखाकर उसी सिरीज की दूसरी प्रश्न-पुस्तिका प्राप्त कर लें।