| Roll No             | <br> |  |  |  | Question Booklet Number |
|---------------------|------|--|--|--|-------------------------|
| O. M. R. Serial No. |      |  |  |  |                         |
|                     |      |  |  |  |                         |

# M. Sc. (Electronics) (Second Semester) EXAMINATION, July, 2022

### DIGITAL SYSTEM & DESIGN

| P   | ape | er Co | de |     |
|-----|-----|-------|----|-----|
| ELC | 2   | 0     | 4  | (N) |

[ Maximum Marks : 100

Questions Booklet Series

Time : 1:30 Hours ]

#### **Instructions to the Examinee:**

- 1. Do not open the booklet unless you are asked to do so.
- 2. The booklet contains 60 questions. Examinee is required to answer any 50 questions in the OMR Answer-Sheet provided and not in the question booklet. If more than 50 questions are attempted by student, then the first attempted 50 questions will be considered for evaluation. All questions carry equal marks.
- 3. Examine the Booklet and the OMR Answer-Sheet very carefully before you proceed. Faulty question booklet due to missing or duplicate pages/questions or having any other discrepancy should be got immediately replaced.

### परीक्षार्थियों के लिए निर्देश :

- प्रश्न-पुस्तिका को तब तक न खोलें जब तक आपसे कहा न जाए।
- 2. प्रश्न-पुस्तिका में 60 प्रश्न हैं। परीक्षार्थी को किन्हीं 50 प्रश्नों को केवल दी गई OMR आन्सर-शीट पर ही हल करना है, प्रश्न-पुस्तिका पर नहीं। यदि छात्र द्वारा 50 से अधिक प्रश्नों को हल किया जाता है तो प्रारम्भिक हल किये हुए 50 उत्तरों को ही मूल्यांकन हेतु सम्मिलित किया जाएगा। सभी प्रश्नों के अंक समान हैं।
- उस्तों के उत्तर अंकित करने से पूर्व प्रश्न-पुस्तिका तथा OMR आन्सर-शीट को सावधानीपूर्वक देख लें। दोषपूर्ण प्रश्न-पुस्तिका जिसमें कुछ भाग छपने से छूट गए हों या प्रश्न एक से अधिक बार छप गए हों या उसमें किसी अन्य प्रकार की कमी हो, तो उसे तुरन्त बदल लें।

(शेष निर्देश अन्तिम पृष्ट पर)

## (Only for Rough Work)

| 1. | The parameter through which 16 distinct | 5. | The quantity of double word is                     |
|----|-----------------------------------------|----|----------------------------------------------------|
|    | values can be represented is known      |    | (A) 16 bits                                        |
|    | as                                      |    | (B) 32 bits                                        |
|    | (A) Bit                                 |    | (C) 4 bits                                         |
|    | (B) Byte                                |    | (D) 8 bits                                         |
|    | (C) Word                                |    |                                                    |
|    | (D) Nibble                              | 6. | The given hexadecimal number (1E.53) <sub>16</sub> |
| 2. | The decimal equivalent of the binary    |    | is equivalent to                                   |
|    | number (1011.011) <sub>2</sub> is       |    | (A) $(35.684)_8$                                   |
|    | (A) (11.375) <sub>10</sub>              |    | (B) (36.246) <sub>8</sub>                          |
|    | (B) $(10.123)_{10}$                     |    | (C) (34.340) <sub>8</sub>                          |
|    | (C) $(11.175)_{10}$                     |    | (D) (35.599) <sub>8</sub>                          |
|    | (D) (9.23) <sub>10</sub>                | 7. | Perform binary addition: 101101 +                  |
| 3. | The largest two digit hexadecimal       |    | 011011 = ?                                         |
|    | number is                               |    | (A) 011010                                         |
|    | (A) $(FE)_{16}$                         |    | (B) 1010100                                        |
|    | (B) $(FD)_{16}$                         |    | (C) 101110                                         |
|    | (C) (FF) <sub>16</sub>                  |    | . ,                                                |
|    | (D) (EF) <sub>16</sub>                  |    | (D) 1001000                                        |
|    |                                         | 8. | Perform binary subtraction: 101111 -               |
| 4. | Representation of hexadecimal number    |    | 010101 = ?                                         |
|    | (6DE) H in decimal:                     |    | (A) 100100                                         |
|    | (A) $6*16^2 + 13*16^1 + 14*16^0$        |    | (B) 010101                                         |
|    | (B) $6*16^2 + 12*16^1 + 13*16^0$        |    | ` '                                                |
|    | (C) $6*16^2 + 11*16^1 + 14*16^0$        |    | (C) 011010                                         |
|    | (D) $6*16^2 + 14*16^1 + 15*16^0$        |    | (D) 011001                                         |

(3)

Set-A

| 9.  | On binary multiplication of (10.10) and             | 12. | 1's complement can be easily obtained by |
|-----|-----------------------------------------------------|-----|------------------------------------------|
|     | (01.01), we get                                     |     | using                                    |
|     | (A) 101.0010                                        |     | (A) Comparator                           |
|     | (D) 0010 101                                        |     | (B) Inverter                             |
|     | (B) 0010.101                                        |     | (C) Adder                                |
|     | (C) 011.0010                                        |     | (D) Subtractor                           |
|     | (D) 110.0011                                        | 13. | A three digit decimal number requires    |
| 10  | 0 11001011                                          |     | for representation in the                |
| 10. | 2's complement of 11001011                          |     | conventional BCD format.                 |
|     | is                                                  |     | (A) 3 bits                               |
|     | (A) 01010111                                        |     | (B) 6 bits                               |
|     |                                                     |     | (C) 12 bits                              |
|     | (B) 11010100                                        |     | (D) 24 bits                              |
|     | (C) 11100010                                        | 14. | De Morgan's theorem states that          |
|     | (D) 00110101                                        |     | (A) $(AB)' = A' + B'$                    |
|     |                                                     |     | (B) $(A + B)' = A' * B$                  |
| 11. | On subtracting $(010110)_2$ from                    |     | (C)  A' + B' = A'B'                      |
|     | (1011001) <sub>2</sub> using 2's complement, we get |     | (D) $(AB)' = A' + B$                     |
|     |                                                     | 15. | The logical sum of two or more logical   |
|     | (A) 0111001                                         |     | product terms is called                  |
|     | (T) 1100101                                         |     | (A) SOP                                  |
|     | (B) 1100101                                         |     | (B) POS                                  |
|     | (C) 0110110                                         |     | (C) OR operation                         |
|     | (D) 1000011                                         |     | (D) NAND operation                       |
|     |                                                     |     |                                          |

(4)

Set-A

| 16. | The expression $Y = (A + B) (B + C)$ | 20. | The following switching functions are to    |
|-----|--------------------------------------|-----|---------------------------------------------|
|     | (C + A) shows the operation.         |     | be implemented using a decoder:             |
|     | (A) AND                              |     | $f_1 = \sum m (1, 2, 4, 8, 10, 14)$         |
|     | (B) POS                              |     | $f_2 = \sum m (2, 5, 9, 11)$                |
|     | (C) SOP                              |     | $f_3 = \sum m (2, 4, 5, 6, 7)$              |
|     | (D) NAND                             |     | The minimum configuration of decoder        |
| 17. | There are Minterms for               |     | will be                                     |
|     | 3 variables $(a, b, c)$ .            |     | (A) 2 to 4 line                             |
|     | (A) 0                                |     | (B) 3 to 8 line                             |
|     | (B) 2                                |     | (C) 4 to 16 line                            |
|     | (C) 8                                |     | (D) 5 to 32 line                            |
|     | (D) 1                                | 21. | How many two-input AND and OR gates         |
| 18. | There are cells in a 4-variable      |     | are required to realize $Y = CD + EF + G$ ? |
|     | K-map.                               |     | •                                           |
|     | (A) 12                               |     | (A) 2, 2                                    |
|     | (B) 16                               |     | (B) 2, 3                                    |
|     | (C) 18                               |     | (C) 3, 3                                    |
|     | (D) 8                                |     | (D) 3, 2                                    |
| 19. | Product-of-Sums expressions can be   | 22. | A full adder logic circuit will have        |
|     | implemented using                    |     |                                             |
|     | (A) 2-level OR-AND logic circuits    |     | (A) Two inputs and one output               |
|     | (B) 2-level NOR logic circuits       |     | -                                           |
|     | (C) 2-level XOR logic circuits       |     | (B) Three inputs and three outputs          |
|     | (D) Both 2-level OR-AND and NOR      |     | (C) Two inputs and two outputs              |
|     | logic circuits                       |     | (D) Three inputs and two outputs            |
|     |                                      |     |                                             |

(5)

Set-A

| 23. | Excl       | usive-OR (XOR) logic gates ca     | an be  | 27. | Fan-in and Fan-out are the characteristics |
|-----|------------|-----------------------------------|--------|-----|--------------------------------------------|
|     | cons       | tructed from what other logic ga  | ites?  |     | of                                         |
|     | (A)        | OR gates only                     |        |     | (A) Registers                              |
|     | (B)        | AND gates and NOT gates           |        |     | (B) Logic families                         |
|     | (C)        | AND gates, OR gates, and          | NOT    |     | (C) Sequential Circuits                    |
|     |            | gates                             |        |     | (D) Combinational Circuits                 |
|     | (D)        | OR gates and NOT gates            |        | 28. | TTL is called transistor-transistor logic  |
| 24. | Whi        | ch of the following logic familie | es has |     | because both the logic gating function     |
|     | the s      | hortest propagation delay?        |        |     | and the amplifying function are            |
|     | (A)        | S-TTL                             |        |     | performed by                               |
|     | (B)        | AS-TTL                            |        |     | (A) Resistors                              |
|     | (C)        | HS-TTL                            |        |     | (B) Bipolar junction transistors           |
|     | (D)        | HCMOS                             |        |     | (C) One transistor                         |
| 25. | MSI        | means                             |        |     | (D) Resistors and transistors              |
| 20. | (A)        | Merged Scale Integration          |        |     | respectively                               |
|     | (A)<br>(B) | Main Scale Integration            |        | 29. | In DTL amplifying function is performed    |
|     | (C)        | Medium Scale Integration          |        |     | by                                         |
|     | (D)        | Main Set Integratio               |        |     | (A) Transistor                             |
|     | (D)        | Wain Set integratio               |        |     | (B) Diode                                  |
| 26. | CMO        | OS refers to                      |        |     | (C) Inductor                               |
|     | (A)        | Continuous Metal (                | Oxide  |     | (D) Capacitor                              |
|     |            | Semiconductor                     |        | 20  | The DTI manager day delay is               |
|     | (B)        | 1                                 | Oxide  | 30. | The DTL propagation delay is               |
|     |            | Semiconductor                     |        |     | relatively                                 |
|     | (C)        |                                   | Oxide  |     | (A) Large                                  |
|     |            | Semiconductor                     |        |     | (B) Small                                  |
|     | (D)        |                                   | Oxide  |     | (C) Moderate                               |
|     |            | Semiconductor                     |        |     | (D) Negligible                             |

(6)

ELC-204(N)

Set-A

| 31. | Which logic is the fastest of all the logic | 35. | All logic operations can be obtained by    |
|-----|---------------------------------------------|-----|--------------------------------------------|
|     | families ?                                  |     | means of                                   |
|     | (A) TTL                                     |     | (A) AND and NAND operations                |
|     | (B) ECL                                     |     | (B) OR and NOR operations                  |
|     | (C) HTL                                     |     | (C) OR and NOT operations                  |
|     | (D) DTL                                     |     | (D) NAND and NOR operations                |
| 32. | What are the types of MOSFET devices        | 36. | The design of an ALU is based on           |
|     | available ?                                 |     |                                            |
|     | (A) P-type enhancement type MOSFET          |     | (A) Sequential logic                       |
|     | (B) N-type enhancement type                 |     | (B) Combinational logic                    |
|     | MOSFET                                      |     | (C) Multiplexing                           |
|     | (C) Depletion type MOSFET                   |     | (D) De-Multiplexing                        |
|     | (D) All of the mentioned                    | 37. | If A and B are the inputs of a half-adder, |
| 33. | CMOS technology is used in                  |     | the sum is given by                        |
|     | (A) Inverter                                |     | (A) A AND B                                |
|     | (B) Microprocessor                          |     | (B) A OR B                                 |
|     | (C) Digital logic                           |     | (C) A XOR B                                |
|     | (D) Both microprocessor and digital         |     | (D) A EX-NOR B                             |
|     | logic                                       | 38. | If A, B and C are the inputs of a full-    |
| 34. | In a combinational circuit, the output at   |     | adder, then the carry is given             |
|     | any time depends only on the at             |     | by                                         |
|     | that time.                                  |     | (A) A AND B OR (A OR B) AND C              |
|     | (A) Voltage                                 |     | (B) A OR B OR (A AND B) C                  |
|     | (B) Intermediate values                     |     | (C) (A AND B) OR (A AND B)C                |
|     | (C) Input values                            |     | (D) A XOR B XOR (A XOR B)                  |
|     | (D) Clock pulses                            |     | AND C                                      |
|     |                                             |     |                                            |

ELC-204(N) (7) Set-A

| 39. | Let A and B is the input of a subtractor      | 43. | A serial subtractor can be obtained by                                            |
|-----|-----------------------------------------------|-----|-----------------------------------------------------------------------------------|
|     | then the borrow will be                       |     | converting the serial adder by using                                              |
|     | (A) A AND B'                                  |     | the                                                                               |
|     | (B) A' AND B                                  |     | (A) 1's complement system                                                         |
|     | (C) A OR B                                    |     | (B) 2's complement system                                                         |
|     | (D) A AND B                                   |     | (C) 10's complement                                                               |
| 40. | The output of a full subtractor is same       |     | (D) 9's complement                                                                |
|     | as                                            | 44. | Decimal digit in BCD can be represented                                           |
|     | (A) Half-adder                                |     | by                                                                                |
|     | (B) Full-adder                                |     | (A) 1 input line                                                                  |
|     | (C) Half subtractor                           |     | (B) 2 input lines                                                                 |
|     | (D) Decoder                                   |     | (C) 3 input lines                                                                 |
|     |                                               |     | (D) 4 input lines                                                                 |
| 41. | Carry lookahead logic uses the concepts       | 45. | The device shown here is most likely                                              |
|     | of                                            |     | a                                                                                 |
|     | (A) Inverting the inputs                      |     |                                                                                   |
|     | (B) Complementing the outputs                 |     |                                                                                   |
|     | (C) Generating and propagating carries        |     | $\begin{array}{c} D \longrightarrow \\ S_0 \longrightarrow \\ \hline \end{array}$ |
|     | (D) Ripple factor                             |     | $S_1$ $\overline{Y}_2$ $\overline{Y}_3$                                           |
| 42. | In a serial addition, the addition is carried |     | EN——                                                                              |
|     | out                                           |     | (A) Comparator                                                                    |
|     | (A) 3 bit per second                          |     | · · ·                                                                             |
|     | (B) Byte by byte                              |     | (B) Multiplexer                                                                   |
|     | (C) Bit by bit                                |     | (C) Inverter                                                                      |
|     | (D) All bits at the same time                 |     | (D) Demultiplexer                                                                 |
|     |                                               |     |                                                                                   |

(8)

ELC-204(N)

Set-A

| ELC- | 204(N) | ( 9                                     | )   | Set-A                                    |
|------|--------|-----------------------------------------|-----|------------------------------------------|
|      | (D)    | Digital counter                         |     | (D) Gray code                            |
|      | (C)    | Decoder                                 |     | (C) ASCII code                           |
|      | (B)    | Demultiplexer                           |     | (B) Binary code                          |
|      | (A)    | Multiplexer                             |     | (A) BCD code                             |
|      | as pa  | rallel to serial converter?             |     | as                                       |
| 48.  | Wha    | t of the following circuit can be used  | 52. | Reflected binary code is also known      |
|      | (D)    | To active one half of the chip          |     | (D) Undefined                            |
|      | (C)    | To active the entire chip               |     | (C) Both even and odd                    |
|      | (B)    | To connect ground                       |     | (B) Even                                 |
|      | (A)    | To apply V <sub>CC</sub>                |     | (A) Odd                                  |
|      | a mu   | ltiplexer chip?                         |     | priority.                                |
| 47.  | Wha    | t is the function of an enable input on | 51. | The BCD number 101011 has                |
|      |        | one output                              |     | (D) 1                                    |
|      |        | decodes several inputs and gives        |     | (C) 4                                    |
|      | (D)    | It is a type of encoder which           |     | (B) 3                                    |
|      |        | many output                             |     | (A) 2                                    |
|      | (C)    | It takes one input and results into     | 50. | How many types of parity bits are found? |
|      |        | converts many signals into one          |     | (D) 5                                    |
|      | (B)    | A multiplexer is a device which         |     | (C) 4                                    |
|      |        | one output                              |     | (B) 3                                    |
|      |        | decodes several inputs and gives        |     | (A) 2                                    |
|      | (A)    | It is a type of decoder which           |     | lines are required ?                     |

49. In 1-to-4 demultiplexer, how many select

What is a multiplexer?

46.

| 53. | A circuit that compares two numbers and     | 57. | What is a trigger pulse ?                      |
|-----|---------------------------------------------|-----|------------------------------------------------|
|     | determines their magnitude is               |     | (A) A pulse that starts a cycle of             |
|     | called                                      |     | operation                                      |
|     | (A) Height comparator                       |     | (B) A pulse that reverses the cycle of         |
|     | (B) Size comparator                         |     | operation                                      |
|     | (C) Comparator                              |     | (C) A pulse that prevents a cycle of operation |
|     | (D) Magnitude comparator                    |     | (D) A pulse that enhances a cycle of           |
| 54. | A magnitude comparator is defined as a      |     | operation                                      |
|     | digital comparator which has                | 58. | How is a J-K flip-flop made to toggle ?        |
|     | (A) Only one output terminal                |     | (A) $J = 0, K = 0$                             |
|     | (B) Two output terminals                    |     | (B) $J = 1, K = 0$                             |
|     | (C) Three output terminals                  |     | (C) $J = 0, K = 1$                             |
|     | (D) No output terminal                      |     | (D) $J = 1, K = 1$                             |
| 55. | Whose operations are more faster among      | 59. | A D flip-flop can be constructed from an       |
|     | the following?                              |     | flip-flop.                                     |
|     | (A) Combinational circuits                  |     | (A) S-R                                        |
|     |                                             |     | (B) J-K                                        |
|     | (B) Sequential circuits                     |     | (C) T                                          |
|     | (C) Latches                                 |     | (D) S-K                                        |
|     | (D) Flip-Flops                              | 60. | In a J-K flip-flop, if $J = K$ the resulting   |
| 56. | How many types of sequential circuits are ? |     | flip-flop is referred to as                    |
|     | (A) 2                                       |     | (A) D flip-flop                                |
|     | (B) 3                                       |     | (B) S-R flip-flop                              |
|     | (C) 4                                       |     | (C) T flip-flop                                |
|     | (D) 5                                       |     | (D) S-K flip-flop                              |
|     |                                             |     |                                                |

(10)

Set-A

## (Only for Rough Work)

4. Four alternative answers are mentioned for each question as—A, B, C & D in the booklet. The candidate has to choose the most correct/appropriate answer and mark the same in the OMR Answer-Sheet as per the direction:

### Example:

### Question:

Q.1 (A) (C) (D)
Q.2 (A) (B) (C) (D)
Q.3 (A) (C) (D)

Illegible answers with cutting and over-writing or half filled circle will be cancelled.

- 5. Each question carries equal marks. Marks will be awarded according to the number of correct answers you have.
- 6. All answers are to be given on OMR Answer sheet only. Answers given anywhere other than the place specified in the answer sheet will not be considered valid.
- 7. Before writing anything on the OMR Answer Sheet, all the instructions given in it should be read carefully.
- 8. After the completion of the examination candidates should leave the examination hall only after providing their OMR Answer Sheet to the invigilator. Candidate can carry their Question Booklet.
- 9. There will be no negative marking.
- 10. Rough work, if any, should be done on the blank pages provided for the purpose in the booklet.
- 11. To bring and use of log-book, calculator, pager and cellular phone in examination hall is prohibited.
- 12. In case of any difference found in English and Hindi version of the question, the English version of the question will be held authentic.
- Impt.: On opening the question booklet, first check that all the pages of the question booklet are printed properly. If there is ny discrepancy in the question Booklet, then after showing it to the invigilator, get another question Booklet of the same series.

4. प्रश्न-पुस्तिका में प्रत्येक प्रश्न के चार सम्भावित उत्तर—
A, B, C एवं D हैं। परीक्षार्थी को उन चारों विकल्पों में से
एक सबसे सही अथवा सबसे उपयुक्त उत्तर छाँटना है।
उत्तर को OMR आन्सर-शीट में सम्बन्धित प्रश्न संख्या में
निम्न प्रकार भरना है:

### उदाहरण :

प्रश्न :

प्रश्न 1 (A) (C) (D) प्रश्न 2 (A) (B) (D) प्रश्न 3 (A) (C) (D)

अपठनीय उत्तर या ऐसे उत्तर जिन्हें काटा या बदला गया है, या गोले में आधा भरकर दिया गया, उन्हें निरस्त कर दिया जाएगा।

- 5. प्रत्येक प्रश्न के अंक समान हैं। आपके जितने उत्तर सही होंगे, उन्हीं के अनुसार अंक प्रदान किये जायेंगे।
- 6. सभी उत्तर केवल ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर ही दिये जाने हैं। उत्तर-पत्रक में निर्धारित स्थान के अलावा अन्यत्र कहीं पर दिया गया उत्तर मान्य नहीं होगा।
- 7. ओ. एम. आर. उत्तर-पत्रक (OMR Answer Sheet) पर कुछ भी लिखने से पूर्व उसमें दिये गये सभी अनुदेशों को सावधानीपूर्वक पढ लिया जाये।
- 8. परीक्षा समाप्ति के उपरान्त परीक्षार्थी कक्ष निरीक्षक को अपनी OMR Answer Sheet उपलब्ध कराने के बाद ही परीक्षा कक्ष से प्रस्थान करें। परीक्षार्थी अपने साथ प्रश्न-पुस्तिका ले जा सकते हैं।
- 9. निगेटिव मार्किंग नहीं है।
- 10. कोई भी रफ कार्य, प्रश्न-पुस्तिका के अन्त में, रफ-कार्य के लिए दिए खाली पेज पर ही किया जाना चाहिए।
- 11. परीक्षा-कक्ष में लॉग-बुक, कैलकुलेटर, पेजर तथा सेल्युलर फोन ले जाना तथा उसका उपयोग करना वर्जित है।
- 12. प्रश्न के हिन्दी एवं अंग्रेजी रूपान्तरण में भिन्नता होने की दशा में प्रश्न का अंग्रेजी रूपान्तरण ही मान्य होगा।

महत्वपूर्ण : प्रश्नपुस्तिका खोलने पर प्रथमतः जाँच कर देख लें कि प्रश्न-पुस्तिका के सभी पृष्ठ भलीभाँति छपे हुए हैं। यदि प्रश्नपुस्तिका में कोई कमी हो, तो कक्षनिरीक्षक को दिखाकर उसी सिरीज की दूसरी प्रश्न-पुस्तिका प्राप्त कर लें।